pci_machdep.c revision 1.25
1/*	$NetBSD: pci_machdep.c,v 1.25 2007/02/18 12:22:16 tsutsui Exp $	*/
2
3/*
4 * Copyright (c) 2000 Soren S. Jorvang.  All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 *    notice, this list of conditions, and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 */
27
28#include <sys/cdefs.h>
29__KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.25 2007/02/18 12:22:16 tsutsui Exp $");
30
31#include <sys/types.h>
32#include <sys/param.h>
33#include <sys/time.h>
34#include <sys/systm.h>
35#include <sys/errno.h>
36#include <sys/device.h>
37#include <sys/extent.h>
38
39#define _COBALT_BUS_DMA_PRIVATE
40#include <machine/bus.h>
41#include <machine/intr.h>
42
43#include <dev/pci/pcivar.h>
44#include <dev/pci/pcireg.h>
45#include <dev/pci/pcidevs.h>
46#include <dev/pci/pciconf.h>
47#include <dev/pci/pciide_apollo_reg.h>
48
49#include <cobalt/dev/gtreg.h>
50
51/*
52 * PCI doesn't have any special needs; just use
53 * the generic versions of these functions.
54 */
55struct cobalt_bus_dma_tag pci_bus_dma_tag = {
56	_bus_dmamap_create,
57	_bus_dmamap_destroy,
58	_bus_dmamap_load,
59	_bus_dmamap_load_mbuf,
60	_bus_dmamap_load_uio,
61	_bus_dmamap_load_raw,
62	_bus_dmamap_unload,
63	_bus_dmamap_sync,
64	_bus_dmamem_alloc,
65	_bus_dmamem_free,
66	_bus_dmamem_map,
67	_bus_dmamem_unmap,
68	_bus_dmamem_mmap,
69};
70
71void
72pci_attach_hook(struct device *parent, struct device *self,
73    struct pcibus_attach_args *pba)
74{
75	/* XXX */
76
77	return;
78}
79
80int
81pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
82{
83
84	return 32;
85}
86
87pcitag_t
88pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
89{
90
91	return (bus << 16) | (device << 11) | (function << 8);
92}
93
94void
95pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp, int *dp, int *fp)
96{
97
98	if (bp != NULL)
99		*bp = (tag >> 16) & 0xff;
100	if (dp != NULL)
101		*dp = (tag >> 11) & 0x1f;
102	if (fp != NULL)
103		*fp = (tag >> 8) & 0x07;
104}
105
106pcireg_t
107pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
108{
109	pcireg_t data;
110	int bus, dev, func;
111
112	pci_decompose_tag(pc, tag, &bus, &dev, &func);
113
114	/*
115	 * 2700 hardware wedges on accesses to device 6.
116	 */
117	if (bus == 0 && dev == 6)
118		return 0;
119	/*
120	 * 2800 hardware wedges on accesses to device 31.
121	 */
122	if (bus == 0 && dev == 31)
123		return 0;
124
125	bus_space_write_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_ADDR,
126	    PCICFG_ENABLE | tag | reg);
127	data = bus_space_read_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_DATA);
128	bus_space_write_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_ADDR, 0);
129
130	return data;
131}
132
133void
134pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
135{
136
137	bus_space_write_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_ADDR,
138	    PCICFG_ENABLE | tag | reg);
139	bus_space_write_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_DATA, data);
140	bus_space_write_4(pc->pc_bst, pc->pc_bsh, GT_PCICFG_ADDR, 0);
141}
142
143int
144pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
145{
146	pci_chipset_tag_t pc = pa->pa_pc;
147	pcitag_t intrtag = pa->pa_intrtag;
148	int pin = pa->pa_intrpin;
149	int line = pa->pa_intrline;
150	int bus, dev, func;
151
152	pci_decompose_tag(pc, intrtag, &bus, &dev, &func);
153
154	/*
155	 * The interrupt lines of the two Tulips are connected
156	 * directly to the CPU.
157	 */
158
159	if (cobalt_id == COBALT_ID_QUBE2700) {
160		if (bus == 0 && dev == 7 && pin == PCI_INTERRUPT_PIN_A)
161			*ihp = 16 + 2;
162		else
163			*ihp = line;
164	} else {
165		if (bus == 0 && dev == 7 && pin == PCI_INTERRUPT_PIN_A)
166			*ihp = 16 + 1;
167		else if (bus == 0 && dev == 12 && pin == PCI_INTERRUPT_PIN_A)
168			*ihp = 16 + 2;
169		else
170			*ihp = line;
171	}
172
173	return 0;
174}
175
176const char *
177pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
178{
179	static char irqstr[8];
180
181	if (ih >= 16)
182		sprintf(irqstr, "level %d", ih - 16);
183	else
184		sprintf(irqstr, "irq %d", ih);
185
186	return irqstr;
187}
188
189const struct evcnt *
190pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
191{
192
193	/* XXX for now, no evcnt parent reported */
194	return NULL;
195}
196
197void *
198pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
199    int (*func)(void *), void *arg)
200{
201
202	if (ih >= 16)
203		return cpu_intr_establish(ih - 16, level, func, arg);
204	else
205		return icu_intr_establish(ih, IST_LEVEL, level, func, arg);
206}
207
208void
209pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
210{
211
212	/* Try both, only the valid one will disestablish. */
213	cpu_intr_disestablish(cookie);
214	icu_intr_disestablish(cookie);
215}
216
217void
218pci_conf_interrupt(pci_chipset_tag_t pc, int bus, int dev, int pin, int swiz,
219    int *iline)
220{
221
222	/* not yet... */
223}
224
225int
226pci_conf_hook(pci_chipset_tag_t pc, int bus, int dev, int func, pcireg_t id)
227{
228
229	/* ignore bogus IDs */
230	if (PCI_VENDOR(id) == 0)
231		return 0;
232
233	/* 2700 hardware wedges on accesses to device 6. */
234	if (bus == 0 && dev == 6)
235		return 0;
236
237	/* 2800 hardware wedges on accesses to device 31. */
238	if (bus == 0 && dev == 31)
239		return 0;
240
241	/* Don't configure the bridge and PCI probe. */
242	if (PCI_VENDOR(id) == PCI_VENDOR_MARVELL &&
243	    PCI_PRODUCT(id) == PCI_PRODUCT_MARVELL_GT64011)
244	        return 0;
245
246	/* Don't configure on-board VIA VT82C586 (pcib, uhci) */
247	if (bus == 0 && dev == 9 && (func == 0 || func == 2))
248		return 0;
249
250	/* Enable viaide secondary port. Some firmware doesn't enable it. */
251	if (bus == 0 && dev == 9 && func == 1) {
252		pcitag_t tag;
253		pcireg_t csr;
254
255#define	APO_VIAIDECONF	(APO_VIA_REGBASE + 0x00)
256
257		tag = pci_make_tag(pc, bus, dev, func);
258		csr = pci_conf_read(pc, tag, APO_VIAIDECONF);
259		pci_conf_write(pc, tag, APO_VIAIDECONF,
260		    csr | APO_IDECONF_EN(1));
261	}
262	return PCI_CONF_DEFAULT & ~(PCI_COMMAND_SERR_ENABLE |
263	    PCI_COMMAND_PARITY_ENABLE);
264}
265