nappi_nppb.c revision 1.1.2.3 1 1.1.2.3 gehenna /* $NetBSD: nappi_nppb.c,v 1.1.2.3 2002/08/30 00:19:38 gehenna Exp $ */
2 1.1.2.2 gehenna /*
3 1.1.2.2 gehenna * Copyright (c) 2002
4 1.1.2.2 gehenna * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 1.1.2.2 gehenna * All rights reserved.
6 1.1.2.2 gehenna *
7 1.1.2.2 gehenna * Redistribution and use in source and binary forms, with or without
8 1.1.2.2 gehenna * modification, are permitted provided that the following conditions
9 1.1.2.2 gehenna * are met:
10 1.1.2.2 gehenna * 1. Redistributions of source code must retain the above copyright
11 1.1.2.2 gehenna * notice, this list of conditions and the following disclaimer.
12 1.1.2.2 gehenna * 2. Redistributions in binary form must reproduce the above copyright
13 1.1.2.2 gehenna * notice, this list of conditions and the following disclaimer in the
14 1.1.2.2 gehenna * documentation and/or other materials provided with the distribution.
15 1.1.2.2 gehenna * 3. All advertising materials mentioning features or use of this software
16 1.1.2.2 gehenna * must display the following acknowledgement:
17 1.1.2.2 gehenna * This product includes software developed by Ichiro FUKUHARA.
18 1.1.2.2 gehenna * 4. The name of the company nor the name of the author may be used to
19 1.1.2.2 gehenna * endorse or promote products derived from this software without specific
20 1.1.2.2 gehenna * prior written permission.
21 1.1.2.2 gehenna *
22 1.1.2.2 gehenna * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
23 1.1.2.2 gehenna * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1.2.2 gehenna * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1.2.2 gehenna * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
26 1.1.2.2 gehenna * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1.2.2 gehenna * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1.2.2 gehenna * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1.2.2 gehenna * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1.2.2 gehenna * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1.2.2 gehenna * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1.2.2 gehenna * SUCH DAMAGE.
33 1.1.2.2 gehenna */
34 1.1.2.2 gehenna
35 1.1.2.2 gehenna #include "pci.h"
36 1.1.2.2 gehenna #include "opt_pci.h"
37 1.1.2.2 gehenna
38 1.1.2.2 gehenna #include <sys/types.h>
39 1.1.2.2 gehenna #include <sys/param.h>
40 1.1.2.2 gehenna #include <sys/systm.h>
41 1.1.2.2 gehenna #include <sys/device.h>
42 1.1.2.2 gehenna #include <sys/extent.h>
43 1.1.2.2 gehenna #include <sys/malloc.h>
44 1.1.2.2 gehenna
45 1.1.2.2 gehenna #include <machine/bus.h>
46 1.1.2.2 gehenna
47 1.1.2.2 gehenna #include <dev/pci/pcivar.h>
48 1.1.2.2 gehenna #include <dev/pci/pcireg.h>
49 1.1.2.2 gehenna #include <dev/pci/pcidevs.h>
50 1.1.2.2 gehenna #include <dev/pci/pciconf.h>
51 1.1.2.2 gehenna
52 1.1.2.2 gehenna static int nppbmatch(struct device *, struct cfdata *, void *);
53 1.1.2.2 gehenna static void nppbattach(struct device *, struct device *, void *);
54 1.1.2.2 gehenna
55 1.1.2.3 gehenna int nppb_intr(void *); /* XXX into i21555var.h */
56 1.1.2.3 gehenna
57 1.1.2.2 gehenna struct cfattach nppb_ca = {
58 1.1.2.2 gehenna sizeof(struct device), nppbmatch, nppbattach
59 1.1.2.2 gehenna };
60 1.1.2.2 gehenna
61 1.1.2.3 gehenna #define NPPB_MMBA 0x10
62 1.1.2.3 gehenna #define NPPB_IOBA 0x14
63 1.1.2.3 gehenna
64 1.1.2.3 gehenna #define CSR_READ_1(sc, reg) \
65 1.1.2.3 gehenna bus_space_read_1(sc->sc_st, sc->sc_sh, reg)
66 1.1.2.3 gehenna #define CSR_READ_2(sc, reg) \
67 1.1.2.3 gehenna bus_space_read_2(sc->sc_st, sc->sc_sh, reg)
68 1.1.2.3 gehenna #define CSR_READ_4(sc, reg) \
69 1.1.2.3 gehenna bus_space_read_4(sc->sc_st, sc->sc_sh, reg)
70 1.1.2.3 gehenna
71 1.1.2.3 gehenna #define CSR_WRITE_1(sc, reg, val) \
72 1.1.2.3 gehenna bus_space_write_1(sc->sc_st, sc->sc_sh, reg, val)
73 1.1.2.3 gehenna #define CSR_WRITE_2(sc, reg, val) \
74 1.1.2.3 gehenna bus_space_write_2(sc->sc_st, sc->sc_sh, reg, val)
75 1.1.2.3 gehenna #define CSR_WRITE_4(sc, reg, val) \
76 1.1.2.3 gehenna bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val)
77 1.1.2.3 gehenna
78 1.1.2.3 gehenna struct nppb_softc { /* XXX into i21555var.h */
79 1.1.2.3 gehenna struct device sc_dev; /* generic device information */
80 1.1.2.3 gehenna bus_space_tag_t sc_st; /* bus space tag */
81 1.1.2.3 gehenna bus_space_handle_t sc_sh; /* bus space handle */
82 1.1.2.3 gehenna
83 1.1.2.3 gehenna void *sc_ih; /* interrupt handler cookie */
84 1.1.2.3 gehenna };
85 1.1.2.3 gehenna
86 1.1.2.3 gehenna struct nppb_pci_softc {
87 1.1.2.3 gehenna struct nppb_softc psc_nppb;
88 1.1.2.3 gehenna
89 1.1.2.3 gehenna pci_chipset_tag_t psc_pc; /* pci chipset tag */
90 1.1.2.3 gehenna pcitag_t psc_tag; /* pci register tag */
91 1.1.2.3 gehenna };
92 1.1.2.3 gehenna
93 1.1.2.2 gehenna static int
94 1.1.2.2 gehenna nppbmatch(struct device *parent, struct cfdata *cf, void *aux)
95 1.1.2.2 gehenna {
96 1.1.2.2 gehenna struct pci_attach_args *pa = aux;
97 1.1.2.2 gehenna u_int32_t class, id;
98 1.1.2.2 gehenna
99 1.1.2.2 gehenna class = pa->pa_class;
100 1.1.2.2 gehenna id = pa->pa_id;
101 1.1.2.2 gehenna
102 1.1.2.2 gehenna if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
103 1.1.2.2 gehenna PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_MISC) {
104 1.1.2.2 gehenna #ifdef PCI_DEBUG
105 1.1.2.2 gehenna printf("pci vendor = 0x%08x\n", PCI_VENDOR(id));
106 1.1.2.2 gehenna printf("pci class = 0x%08x\n", PCI_CLASS(class));
107 1.1.2.2 gehenna printf("pci subclass = 0x%08x\n", PCI_SUBCLASS(class));
108 1.1.2.2 gehenna #endif
109 1.1.2.2 gehenna switch (PCI_VENDOR(id)) {
110 1.1.2.2 gehenna case PCI_VENDOR_INTEL:
111 1.1.2.2 gehenna switch (PCI_PRODUCT(id)) {
112 1.1.2.2 gehenna case PCI_PRODUCT_INTEL_21555:
113 1.1.2.2 gehenna return(1);
114 1.1.2.2 gehenna }
115 1.1.2.2 gehenna break;
116 1.1.2.2 gehenna }
117 1.1.2.2 gehenna }
118 1.1.2.2 gehenna return(0);
119 1.1.2.2 gehenna }
120 1.1.2.2 gehenna
121 1.1.2.2 gehenna static void
122 1.1.2.2 gehenna nppbattach(struct device *parent, struct device *self, void *aux)
123 1.1.2.2 gehenna {
124 1.1.2.3 gehenna struct nppb_pci_softc *psc = (struct nppb_pci_softc *)self;
125 1.1.2.3 gehenna struct nppb_softc *sc = (struct nppb_softc *)self;
126 1.1.2.2 gehenna struct pci_attach_args *pa = aux;
127 1.1.2.3 gehenna pci_chipset_tag_t pc = pa->pa_pc;
128 1.1.2.3 gehenna pci_intr_handle_t ih;
129 1.1.2.3 gehenna const char *intrstr = NULL;
130 1.1.2.2 gehenna char devinfo[256];
131 1.1.2.2 gehenna
132 1.1.2.3 gehenna bus_space_tag_t iot, memt;
133 1.1.2.3 gehenna bus_space_handle_t ioh, memh;
134 1.1.2.3 gehenna int ioh_valid, memh_valid;
135 1.1.2.3 gehenna
136 1.1.2.2 gehenna printf("\n");
137 1.1.2.3 gehenna psc->psc_pc = pc;
138 1.1.2.3 gehenna psc->psc_tag = pa->pa_tag;
139 1.1.2.2 gehenna
140 1.1.2.2 gehenna pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
141 1.1.2.2 gehenna printf("%s: %s (rev. 0x%02x)\n", self->dv_xname, devinfo,
142 1.1.2.2 gehenna PCI_REVISION(pa->pa_class));
143 1.1.2.3 gehenna
144 1.1.2.3 gehenna /* Make sure bus-mastering is enabled. */
145 1.1.2.3 gehenna pci_conf_write(psc->psc_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
146 1.1.2.3 gehenna pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
147 1.1.2.3 gehenna PCI_COMMAND_MASTER_ENABLE);
148 1.1.2.3 gehenna
149 1.1.2.3 gehenna /* Chip Reset */
150 1.1.2.3 gehenna pci_conf_write(psc->psc_pc, pa->pa_tag, 0xD8, 0x03);
151 1.1.2.3 gehenna
152 1.1.2.3 gehenna /* Map control/status registers */
153 1.1.2.3 gehenna ioh_valid = (pci_mapreg_map(pa, NPPB_IOBA,
154 1.1.2.3 gehenna PCI_MAPREG_TYPE_IO, 0,
155 1.1.2.3 gehenna &iot, &ioh, NULL, NULL) == 0);
156 1.1.2.3 gehenna memh_valid = (pci_mapreg_map(pa, NPPB_MMBA,
157 1.1.2.3 gehenna PCI_MAPREG_TYPE_MEM |
158 1.1.2.3 gehenna PCI_MAPREG_MEM_TYPE_32BIT,
159 1.1.2.3 gehenna 0, &memt, &memh, NULL, NULL) == 0);
160 1.1.2.3 gehenna
161 1.1.2.3 gehenna if (memh_valid) {
162 1.1.2.3 gehenna sc->sc_st = memt;
163 1.1.2.3 gehenna sc->sc_sh = memh;
164 1.1.2.3 gehenna } else if (ioh_valid) {
165 1.1.2.3 gehenna sc->sc_st = iot;
166 1.1.2.3 gehenna sc->sc_sh = ioh;
167 1.1.2.3 gehenna } else {
168 1.1.2.3 gehenna printf(": unable to map device registers\n");
169 1.1.2.3 gehenna return;
170 1.1.2.3 gehenna }
171 1.1.2.3 gehenna
172 1.1.2.3 gehenna /* Map and establish our interrupt */
173 1.1.2.3 gehenna if (pci_intr_map(pa, &ih)) {
174 1.1.2.3 gehenna printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
175 1.1.2.3 gehenna return;
176 1.1.2.3 gehenna }
177 1.1.2.3 gehenna intrstr = pci_intr_string(pc, ih);
178 1.1.2.3 gehenna sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nppb_intr, sc);
179 1.1.2.3 gehenna if (sc->sc_ih == NULL) {
180 1.1.2.3 gehenna printf("%s: couldn't establish interrupt",
181 1.1.2.3 gehenna sc->sc_dev.dv_xname);
182 1.1.2.3 gehenna if (intrstr != NULL)
183 1.1.2.3 gehenna printf(" at %s", intrstr);
184 1.1.2.3 gehenna printf("\n");
185 1.1.2.3 gehenna return;
186 1.1.2.3 gehenna }
187 1.1.2.3 gehenna printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
188 1.1.2.3 gehenna
189 1.1.2.3 gehenna }
190 1.1.2.3 gehenna
191 1.1.2.3 gehenna /* XXX */
192 1.1.2.3 gehenna int
193 1.1.2.3 gehenna nppb_intr(void *arg)
194 1.1.2.3 gehenna {
195 1.1.2.3 gehenna #if 0
196 1.1.2.3 gehenna struct nppb_softc *sc = arg;
197 1.1.2.3 gehenna #endif
198 1.1.2.3 gehenna return(0);
199 1.1.2.2 gehenna }
200