nappi_nppb.c revision 1.14 1 1.14 thorpej /* $NetBSD: nappi_nppb.c,v 1.14 2020/06/17 06:59:45 thorpej Exp $ */
2 1.1 ichiro /*
3 1.5 ichiro * Copyright (c) 2002, 2003
4 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * Redistribution and use in source and binary forms, with or without
8 1.1 ichiro * modification, are permitted provided that the following conditions
9 1.1 ichiro * are met:
10 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
11 1.1 ichiro * notice, this list of conditions and the following disclaimer.
12 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
14 1.1 ichiro * documentation and/or other materials provided with the distribution.
15 1.1 ichiro *
16 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
17 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
20 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 ichiro * SUCH DAMAGE.
27 1.1 ichiro */
28 1.6 igy
29 1.6 igy #include <sys/cdefs.h>
30 1.14 thorpej __KERNEL_RCSID(0, "$NetBSD: nappi_nppb.c,v 1.14 2020/06/17 06:59:45 thorpej Exp $");
31 1.1 ichiro
32 1.1 ichiro #include "pci.h"
33 1.1 ichiro #include "opt_pci.h"
34 1.1 ichiro
35 1.1 ichiro #include <sys/types.h>
36 1.1 ichiro #include <sys/param.h>
37 1.1 ichiro #include <sys/systm.h>
38 1.1 ichiro #include <sys/device.h>
39 1.1 ichiro
40 1.9 dyoung #include <sys/bus.h>
41 1.1 ichiro
42 1.1 ichiro #include <dev/pci/pcivar.h>
43 1.1 ichiro #include <dev/pci/pcireg.h>
44 1.1 ichiro #include <dev/pci/pcidevs.h>
45 1.1 ichiro #include <dev/pci/pciconf.h>
46 1.1 ichiro
47 1.8 matt static int nppbmatch(device_t, cfdata_t, void *);
48 1.8 matt static void nppbattach(device_t, device_t, void *);
49 1.1 ichiro
50 1.2 ichiro int nppb_intr(void *); /* XXX into i21555var.h */
51 1.2 ichiro
52 1.8 matt CFATTACH_DECL_NEW(nppb, 0,
53 1.4 thorpej nppbmatch, nppbattach, NULL, NULL);
54 1.1 ichiro
55 1.2 ichiro #define NPPB_MMBA 0x10
56 1.2 ichiro #define NPPB_IOBA 0x14
57 1.2 ichiro
58 1.2 ichiro #define CSR_READ_1(sc, reg) \
59 1.2 ichiro bus_space_read_1(sc->sc_st, sc->sc_sh, reg)
60 1.2 ichiro #define CSR_READ_2(sc, reg) \
61 1.2 ichiro bus_space_read_2(sc->sc_st, sc->sc_sh, reg)
62 1.2 ichiro #define CSR_READ_4(sc, reg) \
63 1.2 ichiro bus_space_read_4(sc->sc_st, sc->sc_sh, reg)
64 1.2 ichiro
65 1.2 ichiro #define CSR_WRITE_1(sc, reg, val) \
66 1.2 ichiro bus_space_write_1(sc->sc_st, sc->sc_sh, reg, val)
67 1.2 ichiro #define CSR_WRITE_2(sc, reg, val) \
68 1.2 ichiro bus_space_write_2(sc->sc_st, sc->sc_sh, reg, val)
69 1.2 ichiro #define CSR_WRITE_4(sc, reg, val) \
70 1.2 ichiro bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val)
71 1.2 ichiro
72 1.2 ichiro struct nppb_softc { /* XXX into i21555var.h */
73 1.2 ichiro bus_space_tag_t sc_st; /* bus space tag */
74 1.2 ichiro bus_space_handle_t sc_sh; /* bus space handle */
75 1.2 ichiro
76 1.2 ichiro void *sc_ih; /* interrupt handler cookie */
77 1.2 ichiro };
78 1.2 ichiro
79 1.2 ichiro struct nppb_pci_softc {
80 1.2 ichiro struct nppb_softc psc_nppb;
81 1.2 ichiro
82 1.2 ichiro pci_chipset_tag_t psc_pc; /* pci chipset tag */
83 1.2 ichiro pcitag_t psc_tag; /* pci register tag */
84 1.2 ichiro };
85 1.2 ichiro
86 1.1 ichiro static int
87 1.8 matt nppbmatch(device_t parent, cfdata_t cf, void *aux)
88 1.1 ichiro {
89 1.1 ichiro struct pci_attach_args *pa = aux;
90 1.11 skrll uint32_t class, id;
91 1.1 ichiro
92 1.1 ichiro class = pa->pa_class;
93 1.1 ichiro id = pa->pa_id;
94 1.1 ichiro
95 1.1 ichiro if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
96 1.1 ichiro PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_MISC) {
97 1.1 ichiro switch (PCI_VENDOR(id)) {
98 1.1 ichiro case PCI_VENDOR_INTEL:
99 1.1 ichiro switch (PCI_PRODUCT(id)) {
100 1.1 ichiro case PCI_PRODUCT_INTEL_21555:
101 1.1 ichiro return(1);
102 1.1 ichiro }
103 1.1 ichiro break;
104 1.1 ichiro }
105 1.1 ichiro }
106 1.1 ichiro return(0);
107 1.1 ichiro }
108 1.1 ichiro
109 1.1 ichiro static void
110 1.8 matt nppbattach(device_t parent, device_t self, void *aux)
111 1.1 ichiro {
112 1.10 chs struct nppb_pci_softc *psc = device_private(self);
113 1.10 chs struct nppb_softc *sc = &psc->psc_nppb;
114 1.1 ichiro struct pci_attach_args *pa = aux;
115 1.2 ichiro pci_chipset_tag_t pc = pa->pa_pc;
116 1.2 ichiro pci_intr_handle_t ih;
117 1.2 ichiro const char *intrstr = NULL;
118 1.1 ichiro char devinfo[256];
119 1.13 christos char intrbuf[PCI_INTRSTR_LEN];
120 1.1 ichiro
121 1.2 ichiro bus_space_tag_t iot, memt;
122 1.2 ichiro bus_space_handle_t ioh, memh;
123 1.2 ichiro int ioh_valid, memh_valid;
124 1.2 ichiro
125 1.2 ichiro psc->psc_pc = pc;
126 1.2 ichiro psc->psc_tag = pa->pa_tag;
127 1.1 ichiro
128 1.12 christos snprintf(devinfo, sizeof(devinfo), "21555 Non-Transparent PCI-PCI Bridge");
129 1.5 ichiro aprint_normal(": %s, rev %d\n", devinfo, PCI_REVISION(pa->pa_class));
130 1.2 ichiro
131 1.2 ichiro /* Make sure bus-mastering is enabled. */
132 1.2 ichiro pci_conf_write(psc->psc_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
133 1.2 ichiro pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
134 1.2 ichiro PCI_COMMAND_MASTER_ENABLE);
135 1.2 ichiro
136 1.2 ichiro /* Chip Reset */
137 1.2 ichiro pci_conf_write(psc->psc_pc, pa->pa_tag, 0xD8, 0x03);
138 1.2 ichiro
139 1.2 ichiro /* Map control/status registers */
140 1.2 ichiro ioh_valid = (pci_mapreg_map(pa, NPPB_IOBA,
141 1.2 ichiro PCI_MAPREG_TYPE_IO, 0,
142 1.2 ichiro &iot, &ioh, NULL, NULL) == 0);
143 1.2 ichiro memh_valid = (pci_mapreg_map(pa, NPPB_MMBA,
144 1.2 ichiro PCI_MAPREG_TYPE_MEM |
145 1.2 ichiro PCI_MAPREG_MEM_TYPE_32BIT,
146 1.2 ichiro 0, &memt, &memh, NULL, NULL) == 0);
147 1.2 ichiro
148 1.2 ichiro if (memh_valid) {
149 1.2 ichiro sc->sc_st = memt;
150 1.2 ichiro sc->sc_sh = memh;
151 1.2 ichiro } else if (ioh_valid) {
152 1.2 ichiro sc->sc_st = iot;
153 1.2 ichiro sc->sc_sh = ioh;
154 1.2 ichiro } else {
155 1.2 ichiro printf(": unable to map device registers\n");
156 1.2 ichiro return;
157 1.2 ichiro }
158 1.2 ichiro
159 1.2 ichiro /* Map and establish our interrupt */
160 1.2 ichiro if (pci_intr_map(pa, &ih)) {
161 1.10 chs printf("%s: couldn't map interrupt\n", device_xname(self));
162 1.2 ichiro return;
163 1.2 ichiro }
164 1.14 thorpej intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
165 1.2 ichiro sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nppb_intr, sc);
166 1.2 ichiro if (sc->sc_ih == NULL) {
167 1.2 ichiro printf("%s: couldn't establish interrupt",
168 1.10 chs device_xname(self));
169 1.2 ichiro if (intrstr != NULL)
170 1.2 ichiro printf(" at %s", intrstr);
171 1.2 ichiro printf("\n");
172 1.2 ichiro return;
173 1.2 ichiro }
174 1.10 chs printf("%s: interrupting at %s\n", device_xname(self), intrstr);
175 1.2 ichiro
176 1.2 ichiro }
177 1.2 ichiro
178 1.2 ichiro /* XXX */
179 1.2 ichiro int
180 1.2 ichiro nppb_intr(void *arg)
181 1.2 ichiro {
182 1.2 ichiro #if 0
183 1.2 ichiro struct nppb_softc *sc = arg;
184 1.5 ichiro #endif
185 1.5 ichiro #ifdef PCI_DEBUG
186 1.5 ichiro printf("nppb_intr assert\n");
187 1.2 ichiro #endif
188 1.2 ichiro return(0);
189 1.1 ichiro }
190