Home | History | Annotate | Line # | Download | only in ixm1200
nappi_nppb.c revision 1.2
      1  1.1  ichiro /*	$NetBSD: nappi_nppb.c,v 1.2 2002/07/21 14:26:05 ichiro Exp $ */
      2  1.1  ichiro /*
      3  1.1  ichiro  * Copyright (c) 2002
      4  1.1  ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5  1.1  ichiro  * All rights reserved.
      6  1.1  ichiro  *
      7  1.1  ichiro  * Redistribution and use in source and binary forms, with or without
      8  1.1  ichiro  * modification, are permitted provided that the following conditions
      9  1.1  ichiro  * are met:
     10  1.1  ichiro  * 1. Redistributions of source code must retain the above copyright
     11  1.1  ichiro  *    notice, this list of conditions and the following disclaimer.
     12  1.1  ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  ichiro  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  ichiro  *    documentation and/or other materials provided with the distribution.
     15  1.1  ichiro  * 3. All advertising materials mentioning features or use of this software
     16  1.1  ichiro  *    must display the following acknowledgement:
     17  1.1  ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     18  1.1  ichiro  * 4. The name of the company nor the name of the author may be used to
     19  1.1  ichiro  *    endorse or promote products derived from this software without specific
     20  1.1  ichiro  *    prior written permission.
     21  1.1  ichiro  *
     22  1.1  ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     23  1.1  ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1  ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1  ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     26  1.1  ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27  1.1  ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28  1.1  ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  1.1  ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  1.1  ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  1.1  ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  1.1  ichiro  * SUCH DAMAGE.
     33  1.1  ichiro  */
     34  1.1  ichiro 
     35  1.1  ichiro #include "pci.h"
     36  1.1  ichiro #include "opt_pci.h"
     37  1.1  ichiro 
     38  1.1  ichiro #include <sys/types.h>
     39  1.1  ichiro #include <sys/param.h>
     40  1.1  ichiro #include <sys/systm.h>
     41  1.1  ichiro #include <sys/device.h>
     42  1.1  ichiro #include <sys/extent.h>
     43  1.1  ichiro #include <sys/malloc.h>
     44  1.1  ichiro 
     45  1.1  ichiro #include <machine/bus.h>
     46  1.1  ichiro 
     47  1.1  ichiro #include <dev/pci/pcivar.h>
     48  1.1  ichiro #include <dev/pci/pcireg.h>
     49  1.1  ichiro #include <dev/pci/pcidevs.h>
     50  1.1  ichiro #include <dev/pci/pciconf.h>
     51  1.1  ichiro 
     52  1.1  ichiro static int	nppbmatch(struct device *, struct cfdata *, void *);
     53  1.1  ichiro static void	nppbattach(struct device *, struct device *, void *);
     54  1.1  ichiro 
     55  1.2  ichiro int	nppb_intr(void *); /* XXX into i21555var.h */
     56  1.2  ichiro 
     57  1.1  ichiro struct cfattach nppb_ca = {
     58  1.1  ichiro 	sizeof(struct device), nppbmatch, nppbattach
     59  1.1  ichiro };
     60  1.1  ichiro 
     61  1.2  ichiro #define NPPB_MMBA	0x10
     62  1.2  ichiro #define NPPB_IOBA	0x14
     63  1.2  ichiro 
     64  1.2  ichiro #define CSR_READ_1(sc, reg)	\
     65  1.2  ichiro 	bus_space_read_1(sc->sc_st, sc->sc_sh, reg)
     66  1.2  ichiro #define CSR_READ_2(sc, reg)	\
     67  1.2  ichiro 	bus_space_read_2(sc->sc_st, sc->sc_sh, reg)
     68  1.2  ichiro #define CSR_READ_4(sc, reg)	\
     69  1.2  ichiro 	bus_space_read_4(sc->sc_st, sc->sc_sh, reg)
     70  1.2  ichiro 
     71  1.2  ichiro #define CSR_WRITE_1(sc, reg, val)	\
     72  1.2  ichiro 	bus_space_write_1(sc->sc_st, sc->sc_sh, reg, val)
     73  1.2  ichiro #define CSR_WRITE_2(sc, reg, val)	\
     74  1.2  ichiro 	bus_space_write_2(sc->sc_st, sc->sc_sh, reg, val)
     75  1.2  ichiro #define CSR_WRITE_4(sc, reg, val)	\
     76  1.2  ichiro 	bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val)
     77  1.2  ichiro 
     78  1.2  ichiro struct nppb_softc {  /* XXX into i21555var.h */
     79  1.2  ichiro 	struct device sc_dev;		/* generic device information */
     80  1.2  ichiro 	bus_space_tag_t sc_st;		/* bus space tag */
     81  1.2  ichiro 	bus_space_handle_t sc_sh;	/* bus space handle */
     82  1.2  ichiro 
     83  1.2  ichiro 	void *sc_ih;			/* interrupt handler cookie */
     84  1.2  ichiro };
     85  1.2  ichiro 
     86  1.2  ichiro struct nppb_pci_softc {
     87  1.2  ichiro 	struct nppb_softc psc_nppb;
     88  1.2  ichiro 
     89  1.2  ichiro 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     90  1.2  ichiro 	pcitag_t psc_tag;		/* pci register tag */
     91  1.2  ichiro };
     92  1.2  ichiro 
     93  1.1  ichiro static int
     94  1.1  ichiro nppbmatch(struct device *parent, struct cfdata *cf, void *aux)
     95  1.1  ichiro {
     96  1.1  ichiro 	struct pci_attach_args *pa = aux;
     97  1.1  ichiro 	u_int32_t class, id;
     98  1.1  ichiro 
     99  1.1  ichiro 	class = pa->pa_class;
    100  1.1  ichiro 	id = pa->pa_id;
    101  1.1  ichiro 
    102  1.1  ichiro 	if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
    103  1.1  ichiro 	    PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_MISC) {
    104  1.1  ichiro #ifdef PCI_DEBUG
    105  1.1  ichiro 	printf("pci vendor = 0x%08x\n", PCI_VENDOR(id));
    106  1.1  ichiro 	printf("pci class = 0x%08x\n", PCI_CLASS(class));
    107  1.1  ichiro 	printf("pci subclass = 0x%08x\n", PCI_SUBCLASS(class));
    108  1.1  ichiro #endif
    109  1.1  ichiro 		switch (PCI_VENDOR(id)) {
    110  1.1  ichiro 		case PCI_VENDOR_INTEL:
    111  1.1  ichiro 			switch (PCI_PRODUCT(id)) {
    112  1.1  ichiro 			case PCI_PRODUCT_INTEL_21555:
    113  1.1  ichiro 			    return(1);
    114  1.1  ichiro 			}
    115  1.1  ichiro 			break;
    116  1.1  ichiro 		}
    117  1.1  ichiro 	}
    118  1.1  ichiro 	return(0);
    119  1.1  ichiro }
    120  1.1  ichiro 
    121  1.1  ichiro static void
    122  1.1  ichiro nppbattach(struct device *parent, struct device *self, void *aux)
    123  1.1  ichiro {
    124  1.2  ichiro 	struct nppb_pci_softc *psc = (struct nppb_pci_softc *)self;
    125  1.2  ichiro 	struct nppb_softc *sc = (struct nppb_softc *)self;
    126  1.1  ichiro 	struct pci_attach_args *pa = aux;
    127  1.2  ichiro 	pci_chipset_tag_t pc = pa->pa_pc;
    128  1.2  ichiro 	pci_intr_handle_t ih;
    129  1.2  ichiro 	const char *intrstr = NULL;
    130  1.1  ichiro 	char devinfo[256];
    131  1.1  ichiro 
    132  1.2  ichiro 	bus_space_tag_t iot, memt;
    133  1.2  ichiro 	bus_space_handle_t ioh, memh;
    134  1.2  ichiro 	int ioh_valid, memh_valid;
    135  1.2  ichiro 
    136  1.1  ichiro 	printf("\n");
    137  1.2  ichiro 	psc->psc_pc = pc;
    138  1.2  ichiro 	psc->psc_tag = pa->pa_tag;
    139  1.1  ichiro 
    140  1.1  ichiro 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    141  1.1  ichiro 	printf("%s: %s (rev. 0x%02x)\n", self->dv_xname, devinfo,
    142  1.1  ichiro 		PCI_REVISION(pa->pa_class));
    143  1.2  ichiro 
    144  1.2  ichiro 	/* Make sure bus-mastering is enabled. */
    145  1.2  ichiro 	pci_conf_write(psc->psc_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    146  1.2  ichiro 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    147  1.2  ichiro 	    PCI_COMMAND_MASTER_ENABLE);
    148  1.2  ichiro 
    149  1.2  ichiro 	/* Chip Reset */
    150  1.2  ichiro 	pci_conf_write(psc->psc_pc, pa->pa_tag, 0xD8, 0x03);
    151  1.2  ichiro 
    152  1.2  ichiro 	/* Map control/status registers */
    153  1.2  ichiro 	ioh_valid = (pci_mapreg_map(pa, NPPB_IOBA,
    154  1.2  ichiro 			PCI_MAPREG_TYPE_IO, 0,
    155  1.2  ichiro 			&iot, &ioh, NULL, NULL) == 0);
    156  1.2  ichiro 	memh_valid = (pci_mapreg_map(pa, NPPB_MMBA,
    157  1.2  ichiro 			PCI_MAPREG_TYPE_MEM |
    158  1.2  ichiro 			PCI_MAPREG_MEM_TYPE_32BIT,
    159  1.2  ichiro 			0, &memt, &memh, NULL, NULL) == 0);
    160  1.2  ichiro 
    161  1.2  ichiro 	if (memh_valid) {
    162  1.2  ichiro 	    sc->sc_st = memt;
    163  1.2  ichiro             sc->sc_sh = memh;
    164  1.2  ichiro 	} else if (ioh_valid) {
    165  1.2  ichiro 	    sc->sc_st = iot;
    166  1.2  ichiro 	    sc->sc_sh = ioh;
    167  1.2  ichiro 	} else {
    168  1.2  ichiro 	    printf(": unable to map device registers\n");
    169  1.2  ichiro 	    return;
    170  1.2  ichiro 	}
    171  1.2  ichiro 
    172  1.2  ichiro 	/* Map and establish our interrupt */
    173  1.2  ichiro 	if (pci_intr_map(pa, &ih)) {
    174  1.2  ichiro 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    175  1.2  ichiro 		return;
    176  1.2  ichiro 	}
    177  1.2  ichiro 	intrstr = pci_intr_string(pc, ih);
    178  1.2  ichiro 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nppb_intr, sc);
    179  1.2  ichiro 	if (sc->sc_ih == NULL) {
    180  1.2  ichiro 		printf("%s: couldn't establish interrupt",
    181  1.2  ichiro 		    sc->sc_dev.dv_xname);
    182  1.2  ichiro 		if (intrstr != NULL)
    183  1.2  ichiro 			printf(" at %s", intrstr);
    184  1.2  ichiro 		printf("\n");
    185  1.2  ichiro 		return;
    186  1.2  ichiro 	}
    187  1.2  ichiro 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    188  1.2  ichiro 
    189  1.2  ichiro }
    190  1.2  ichiro 
    191  1.2  ichiro /* XXX */
    192  1.2  ichiro int
    193  1.2  ichiro nppb_intr(void *arg)
    194  1.2  ichiro {
    195  1.2  ichiro #if 0
    196  1.2  ichiro 	struct nppb_softc *sc = arg;
    197  1.2  ichiro #endif
    198  1.2  ichiro 	return(0);
    199  1.1  ichiro }
    200