Home | History | Annotate | Line # | Download | only in ixm1200
nappi_nppb.c revision 1.9.2.1
      1  1.9.2.1     yamt /*	$NetBSD: nappi_nppb.c,v 1.9.2.1 2012/10/30 17:19:24 yamt Exp $ */
      2      1.1   ichiro /*
      3      1.5   ichiro  * Copyright (c) 2002, 2003
      4      1.1   ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5      1.1   ichiro  * All rights reserved.
      6      1.1   ichiro  *
      7      1.1   ichiro  * Redistribution and use in source and binary forms, with or without
      8      1.1   ichiro  * modification, are permitted provided that the following conditions
      9      1.1   ichiro  * are met:
     10      1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     11      1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     12      1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     14      1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     15      1.1   ichiro  *
     16      1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     17      1.1   ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1   ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1   ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     20      1.1   ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21      1.1   ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22      1.1   ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23      1.1   ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24      1.1   ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1   ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1   ichiro  * SUCH DAMAGE.
     27      1.1   ichiro  */
     28      1.6      igy 
     29      1.6      igy #include <sys/cdefs.h>
     30  1.9.2.1     yamt __KERNEL_RCSID(0, "$NetBSD: nappi_nppb.c,v 1.9.2.1 2012/10/30 17:19:24 yamt Exp $");
     31      1.1   ichiro 
     32      1.1   ichiro #include "pci.h"
     33      1.1   ichiro #include "opt_pci.h"
     34      1.1   ichiro 
     35      1.1   ichiro #include <sys/types.h>
     36      1.1   ichiro #include <sys/param.h>
     37      1.1   ichiro #include <sys/systm.h>
     38      1.1   ichiro #include <sys/device.h>
     39      1.1   ichiro #include <sys/extent.h>
     40      1.1   ichiro #include <sys/malloc.h>
     41      1.1   ichiro 
     42      1.9   dyoung #include <sys/bus.h>
     43      1.1   ichiro 
     44      1.1   ichiro #include <dev/pci/pcivar.h>
     45      1.1   ichiro #include <dev/pci/pcireg.h>
     46      1.1   ichiro #include <dev/pci/pcidevs.h>
     47      1.1   ichiro #include <dev/pci/pciconf.h>
     48      1.1   ichiro 
     49      1.8     matt static int	nppbmatch(device_t, cfdata_t, void *);
     50      1.8     matt static void	nppbattach(device_t, device_t, void *);
     51      1.1   ichiro 
     52      1.2   ichiro int	nppb_intr(void *); /* XXX into i21555var.h */
     53      1.2   ichiro 
     54      1.8     matt CFATTACH_DECL_NEW(nppb, 0,
     55      1.4  thorpej     nppbmatch, nppbattach, NULL, NULL);
     56      1.1   ichiro 
     57      1.2   ichiro #define NPPB_MMBA	0x10
     58      1.2   ichiro #define NPPB_IOBA	0x14
     59      1.2   ichiro 
     60      1.2   ichiro #define CSR_READ_1(sc, reg)	\
     61      1.2   ichiro 	bus_space_read_1(sc->sc_st, sc->sc_sh, reg)
     62      1.2   ichiro #define CSR_READ_2(sc, reg)	\
     63      1.2   ichiro 	bus_space_read_2(sc->sc_st, sc->sc_sh, reg)
     64      1.2   ichiro #define CSR_READ_4(sc, reg)	\
     65      1.2   ichiro 	bus_space_read_4(sc->sc_st, sc->sc_sh, reg)
     66      1.2   ichiro 
     67      1.2   ichiro #define CSR_WRITE_1(sc, reg, val)	\
     68      1.2   ichiro 	bus_space_write_1(sc->sc_st, sc->sc_sh, reg, val)
     69      1.2   ichiro #define CSR_WRITE_2(sc, reg, val)	\
     70      1.2   ichiro 	bus_space_write_2(sc->sc_st, sc->sc_sh, reg, val)
     71      1.2   ichiro #define CSR_WRITE_4(sc, reg, val)	\
     72      1.2   ichiro 	bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val)
     73      1.2   ichiro 
     74      1.2   ichiro struct nppb_softc {  /* XXX into i21555var.h */
     75      1.2   ichiro 	bus_space_tag_t sc_st;		/* bus space tag */
     76      1.2   ichiro 	bus_space_handle_t sc_sh;	/* bus space handle */
     77      1.2   ichiro 
     78      1.2   ichiro 	void *sc_ih;			/* interrupt handler cookie */
     79      1.2   ichiro };
     80      1.2   ichiro 
     81      1.2   ichiro struct nppb_pci_softc {
     82      1.2   ichiro 	struct nppb_softc psc_nppb;
     83      1.2   ichiro 
     84      1.2   ichiro 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     85      1.2   ichiro 	pcitag_t psc_tag;		/* pci register tag */
     86      1.2   ichiro };
     87      1.2   ichiro 
     88      1.1   ichiro static int
     89      1.8     matt nppbmatch(device_t parent, cfdata_t cf, void *aux)
     90      1.1   ichiro {
     91      1.1   ichiro 	struct pci_attach_args *pa = aux;
     92      1.1   ichiro 	u_int32_t class, id;
     93      1.1   ichiro 
     94      1.1   ichiro 	class = pa->pa_class;
     95      1.1   ichiro 	id = pa->pa_id;
     96      1.1   ichiro 
     97      1.1   ichiro 	if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
     98      1.1   ichiro 	    PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_MISC) {
     99      1.1   ichiro 		switch (PCI_VENDOR(id)) {
    100      1.1   ichiro 		case PCI_VENDOR_INTEL:
    101      1.1   ichiro 			switch (PCI_PRODUCT(id)) {
    102      1.1   ichiro 			case PCI_PRODUCT_INTEL_21555:
    103      1.1   ichiro 			    return(1);
    104      1.1   ichiro 			}
    105      1.1   ichiro 			break;
    106      1.1   ichiro 		}
    107      1.1   ichiro 	}
    108      1.1   ichiro 	return(0);
    109      1.1   ichiro }
    110      1.1   ichiro 
    111      1.1   ichiro static void
    112      1.8     matt nppbattach(device_t parent, device_t self, void *aux)
    113      1.1   ichiro {
    114  1.9.2.1     yamt 	struct nppb_pci_softc *psc = device_private(self);
    115  1.9.2.1     yamt 	struct nppb_softc *sc = &psc->psc_nppb;
    116      1.1   ichiro 	struct pci_attach_args *pa = aux;
    117      1.2   ichiro 	pci_chipset_tag_t pc = pa->pa_pc;
    118      1.2   ichiro 	pci_intr_handle_t ih;
    119      1.2   ichiro 	const char *intrstr = NULL;
    120      1.1   ichiro 	char devinfo[256];
    121      1.1   ichiro 
    122      1.2   ichiro 	bus_space_tag_t iot, memt;
    123      1.2   ichiro 	bus_space_handle_t ioh, memh;
    124      1.2   ichiro 	int ioh_valid, memh_valid;
    125      1.2   ichiro 
    126      1.2   ichiro 	psc->psc_pc = pc;
    127      1.2   ichiro 	psc->psc_tag = pa->pa_tag;
    128      1.1   ichiro 
    129      1.5   ichiro 	sprintf(devinfo, "21555 Non-Transparent PCI-PCI Bridge");
    130      1.5   ichiro 	aprint_normal(": %s, rev %d\n", devinfo, PCI_REVISION(pa->pa_class));
    131      1.2   ichiro 
    132      1.2   ichiro 	/* Make sure bus-mastering is enabled. */
    133      1.2   ichiro 	pci_conf_write(psc->psc_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    134      1.2   ichiro 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    135      1.2   ichiro 	    PCI_COMMAND_MASTER_ENABLE);
    136      1.2   ichiro 
    137      1.2   ichiro 	/* Chip Reset */
    138      1.2   ichiro 	pci_conf_write(psc->psc_pc, pa->pa_tag, 0xD8, 0x03);
    139      1.2   ichiro 
    140      1.2   ichiro 	/* Map control/status registers */
    141      1.2   ichiro 	ioh_valid = (pci_mapreg_map(pa, NPPB_IOBA,
    142      1.2   ichiro 			PCI_MAPREG_TYPE_IO, 0,
    143      1.2   ichiro 			&iot, &ioh, NULL, NULL) == 0);
    144      1.2   ichiro 	memh_valid = (pci_mapreg_map(pa, NPPB_MMBA,
    145      1.2   ichiro 			PCI_MAPREG_TYPE_MEM |
    146      1.2   ichiro 			PCI_MAPREG_MEM_TYPE_32BIT,
    147      1.2   ichiro 			0, &memt, &memh, NULL, NULL) == 0);
    148      1.2   ichiro 
    149      1.2   ichiro 	if (memh_valid) {
    150      1.2   ichiro 	    sc->sc_st = memt;
    151      1.2   ichiro             sc->sc_sh = memh;
    152      1.2   ichiro 	} else if (ioh_valid) {
    153      1.2   ichiro 	    sc->sc_st = iot;
    154      1.2   ichiro 	    sc->sc_sh = ioh;
    155      1.2   ichiro 	} else {
    156      1.2   ichiro 	    printf(": unable to map device registers\n");
    157      1.2   ichiro 	    return;
    158      1.2   ichiro 	}
    159      1.2   ichiro 
    160      1.2   ichiro 	/* Map and establish our interrupt */
    161      1.2   ichiro 	if (pci_intr_map(pa, &ih)) {
    162  1.9.2.1     yamt 		printf("%s: couldn't map interrupt\n", device_xname(self));
    163      1.2   ichiro 		return;
    164      1.2   ichiro 	}
    165      1.2   ichiro 	intrstr = pci_intr_string(pc, ih);
    166      1.2   ichiro 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nppb_intr, sc);
    167      1.2   ichiro 	if (sc->sc_ih == NULL) {
    168      1.2   ichiro 		printf("%s: couldn't establish interrupt",
    169  1.9.2.1     yamt 		    device_xname(self));
    170      1.2   ichiro 		if (intrstr != NULL)
    171      1.2   ichiro 			printf(" at %s", intrstr);
    172      1.2   ichiro 		printf("\n");
    173      1.2   ichiro 		return;
    174      1.2   ichiro 	}
    175  1.9.2.1     yamt 	printf("%s: interrupting at %s\n", device_xname(self), intrstr);
    176      1.2   ichiro 
    177      1.2   ichiro }
    178      1.2   ichiro 
    179      1.2   ichiro /* XXX */
    180      1.2   ichiro int
    181      1.2   ichiro nppb_intr(void *arg)
    182      1.2   ichiro {
    183      1.2   ichiro #if 0
    184      1.2   ichiro 	struct nppb_softc *sc = arg;
    185      1.5   ichiro #endif
    186      1.5   ichiro #ifdef PCI_DEBUG
    187      1.5   ichiro 	printf("nppb_intr assert\n");
    188      1.2   ichiro #endif
    189      1.2   ichiro 	return(0);
    190      1.1   ichiro }
    191