nappi_nppb.c revision 1.2 1 /* $NetBSD: nappi_nppb.c,v 1.2 2002/07/21 14:26:05 ichiro Exp $ */
2 /*
3 * Copyright (c) 2002
4 * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Ichiro FUKUHARA.
18 * 4. The name of the company nor the name of the author may be used to
19 * endorse or promote products derived from this software without specific
20 * prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
26 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * SUCH DAMAGE.
33 */
34
35 #include "pci.h"
36 #include "opt_pci.h"
37
38 #include <sys/types.h>
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/device.h>
42 #include <sys/extent.h>
43 #include <sys/malloc.h>
44
45 #include <machine/bus.h>
46
47 #include <dev/pci/pcivar.h>
48 #include <dev/pci/pcireg.h>
49 #include <dev/pci/pcidevs.h>
50 #include <dev/pci/pciconf.h>
51
52 static int nppbmatch(struct device *, struct cfdata *, void *);
53 static void nppbattach(struct device *, struct device *, void *);
54
55 int nppb_intr(void *); /* XXX into i21555var.h */
56
57 struct cfattach nppb_ca = {
58 sizeof(struct device), nppbmatch, nppbattach
59 };
60
61 #define NPPB_MMBA 0x10
62 #define NPPB_IOBA 0x14
63
64 #define CSR_READ_1(sc, reg) \
65 bus_space_read_1(sc->sc_st, sc->sc_sh, reg)
66 #define CSR_READ_2(sc, reg) \
67 bus_space_read_2(sc->sc_st, sc->sc_sh, reg)
68 #define CSR_READ_4(sc, reg) \
69 bus_space_read_4(sc->sc_st, sc->sc_sh, reg)
70
71 #define CSR_WRITE_1(sc, reg, val) \
72 bus_space_write_1(sc->sc_st, sc->sc_sh, reg, val)
73 #define CSR_WRITE_2(sc, reg, val) \
74 bus_space_write_2(sc->sc_st, sc->sc_sh, reg, val)
75 #define CSR_WRITE_4(sc, reg, val) \
76 bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val)
77
78 struct nppb_softc { /* XXX into i21555var.h */
79 struct device sc_dev; /* generic device information */
80 bus_space_tag_t sc_st; /* bus space tag */
81 bus_space_handle_t sc_sh; /* bus space handle */
82
83 void *sc_ih; /* interrupt handler cookie */
84 };
85
86 struct nppb_pci_softc {
87 struct nppb_softc psc_nppb;
88
89 pci_chipset_tag_t psc_pc; /* pci chipset tag */
90 pcitag_t psc_tag; /* pci register tag */
91 };
92
93 static int
94 nppbmatch(struct device *parent, struct cfdata *cf, void *aux)
95 {
96 struct pci_attach_args *pa = aux;
97 u_int32_t class, id;
98
99 class = pa->pa_class;
100 id = pa->pa_id;
101
102 if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
103 PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_MISC) {
104 #ifdef PCI_DEBUG
105 printf("pci vendor = 0x%08x\n", PCI_VENDOR(id));
106 printf("pci class = 0x%08x\n", PCI_CLASS(class));
107 printf("pci subclass = 0x%08x\n", PCI_SUBCLASS(class));
108 #endif
109 switch (PCI_VENDOR(id)) {
110 case PCI_VENDOR_INTEL:
111 switch (PCI_PRODUCT(id)) {
112 case PCI_PRODUCT_INTEL_21555:
113 return(1);
114 }
115 break;
116 }
117 }
118 return(0);
119 }
120
121 static void
122 nppbattach(struct device *parent, struct device *self, void *aux)
123 {
124 struct nppb_pci_softc *psc = (struct nppb_pci_softc *)self;
125 struct nppb_softc *sc = (struct nppb_softc *)self;
126 struct pci_attach_args *pa = aux;
127 pci_chipset_tag_t pc = pa->pa_pc;
128 pci_intr_handle_t ih;
129 const char *intrstr = NULL;
130 char devinfo[256];
131
132 bus_space_tag_t iot, memt;
133 bus_space_handle_t ioh, memh;
134 int ioh_valid, memh_valid;
135
136 printf("\n");
137 psc->psc_pc = pc;
138 psc->psc_tag = pa->pa_tag;
139
140 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
141 printf("%s: %s (rev. 0x%02x)\n", self->dv_xname, devinfo,
142 PCI_REVISION(pa->pa_class));
143
144 /* Make sure bus-mastering is enabled. */
145 pci_conf_write(psc->psc_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
146 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
147 PCI_COMMAND_MASTER_ENABLE);
148
149 /* Chip Reset */
150 pci_conf_write(psc->psc_pc, pa->pa_tag, 0xD8, 0x03);
151
152 /* Map control/status registers */
153 ioh_valid = (pci_mapreg_map(pa, NPPB_IOBA,
154 PCI_MAPREG_TYPE_IO, 0,
155 &iot, &ioh, NULL, NULL) == 0);
156 memh_valid = (pci_mapreg_map(pa, NPPB_MMBA,
157 PCI_MAPREG_TYPE_MEM |
158 PCI_MAPREG_MEM_TYPE_32BIT,
159 0, &memt, &memh, NULL, NULL) == 0);
160
161 if (memh_valid) {
162 sc->sc_st = memt;
163 sc->sc_sh = memh;
164 } else if (ioh_valid) {
165 sc->sc_st = iot;
166 sc->sc_sh = ioh;
167 } else {
168 printf(": unable to map device registers\n");
169 return;
170 }
171
172 /* Map and establish our interrupt */
173 if (pci_intr_map(pa, &ih)) {
174 printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
175 return;
176 }
177 intrstr = pci_intr_string(pc, ih);
178 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nppb_intr, sc);
179 if (sc->sc_ih == NULL) {
180 printf("%s: couldn't establish interrupt",
181 sc->sc_dev.dv_xname);
182 if (intrstr != NULL)
183 printf(" at %s", intrstr);
184 printf("\n");
185 return;
186 }
187 printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
188
189 }
190
191 /* XXX */
192 int
193 nppb_intr(void *arg)
194 {
195 #if 0
196 struct nppb_softc *sc = arg;
197 #endif
198 return(0);
199 }
200