Home | History | Annotate | Line # | Download | only in marvell
marvell_start.S revision 1.5.2.1
      1  1.5.2.1       tls /*	$NetBSD: marvell_start.S,v 1.5.2.1 2014/08/10 06:53:55 tls Exp $ */
      2      1.1  kiyohara /*
      3      1.1  kiyohara  * Copyright (C) 2005, 2006 WIDE Project and SOUM Corporation.
      4      1.1  kiyohara  * All rights reserved.
      5      1.1  kiyohara  *
      6      1.1  kiyohara  * Written by Takashi Kiyohara and Susumu Miki for WIDE Project and SOUM
      7      1.1  kiyohara  * Corporation.
      8      1.1  kiyohara  *
      9      1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     10      1.1  kiyohara  * modification, are permitted provided that the following conditions
     11      1.1  kiyohara  * are met:
     12      1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     13      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     14      1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     15      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     16      1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     17      1.1  kiyohara  * 3. Neither the name of the project nor the name of SOUM Corporation
     18      1.1  kiyohara  *    may be used to endorse or promote products derived from this software
     19      1.1  kiyohara  *    without specific prior written permission.
     20      1.1  kiyohara  *
     21      1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE PROJECT and SOUM CORPORATION ``AS IS''
     22      1.1  kiyohara  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23      1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24      1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE PROJECT AND SOUM CORPORATION
     25      1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26      1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27      1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28      1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29      1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30      1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31      1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     32      1.1  kiyohara  */
     33      1.1  kiyohara /*
     34      1.1  kiyohara  * Copyright (c) 2002, 2003  Genetec Corporation.  All rights reserved.
     35      1.1  kiyohara  * Written by Hiroyuki Bessho for Genetec Corporation.
     36      1.1  kiyohara  *
     37      1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     38      1.1  kiyohara  * modification, are permitted provided that the following conditions
     39      1.1  kiyohara  * are met:
     40      1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     41      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     42      1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     43      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     44      1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     45      1.1  kiyohara  * 3. The name of Genetec Corporation may not be used to endorse or
     46      1.1  kiyohara  *    promote products derived from this software without specific prior
     47      1.1  kiyohara  *    written permission.
     48      1.1  kiyohara  *
     49      1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     50      1.1  kiyohara  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     51      1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     52      1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     53      1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     54      1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     55      1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     56      1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     57      1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     58      1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     59      1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     60      1.1  kiyohara  */
     61      1.1  kiyohara 
     62      1.1  kiyohara #include "opt_cputypes.h"
     63      1.3  kiyohara #include "opt_mvsoc.h"
     64      1.1  kiyohara #include <machine/asm.h>
     65      1.1  kiyohara #include <arm/armreg.h>
     66      1.5  kiyohara #include <evbarm/marvell/marvellreg.h>
     67      1.2      matt #include "assym.h"
     68      1.2      matt 
     69  1.5.2.1       tls RCSID("$NetBSD: marvell_start.S,v 1.5.2.1 2014/08/10 06:53:55 tls Exp $")
     70      1.1  kiyohara 
     71      1.1  kiyohara #ifndef SDRAM_START
     72      1.1  kiyohara #define SDRAM_START	0x00000000
     73      1.1  kiyohara #endif
     74      1.1  kiyohara 
     75      1.3  kiyohara #define SHEEVA	1
     76      1.3  kiyohara #define PJ4B	2
     77      1.3  kiyohara 
     78      1.1  kiyohara /*
     79      1.1  kiyohara  * CPWAIT -- Canonical method to wait for CP15 update.
     80      1.1  kiyohara  * NOTE: Clobbers the specified temp reg.
     81      1.1  kiyohara  * copied from arm/arm/cpufunc_asm_xscale.S
     82      1.1  kiyohara  * XXX: better be in a common header file.
     83      1.1  kiyohara  */
     84      1.1  kiyohara #define	CPWAIT_BRANCH							 \
     85      1.1  kiyohara 	sub	pc, pc, #4
     86      1.1  kiyohara 
     87      1.1  kiyohara #define	CPWAIT(tmp)							 \
     88      1.1  kiyohara 	mrc	p15, 0, tmp, c2, c0, 0	/* arbitrary read of CP15 */	;\
     89      1.1  kiyohara 	mov	tmp, tmp		/* wait for it to complete */	;\
     90      1.1  kiyohara 	CPWAIT_BRANCH			/* branch to next insn */
     91      1.1  kiyohara 
     92      1.1  kiyohara /*
     93      1.1  kiyohara  * Kernel start routine for Marvell boards
     94      1.1  kiyohara  * this code is excuted at the very first after the kernel is loaded
     95      1.1  kiyohara  * by U-Boot.
     96      1.1  kiyohara  */
     97      1.1  kiyohara 	.text
     98      1.1  kiyohara 
     99      1.1  kiyohara 	.global	_C_LABEL(marvell_start)
    100      1.1  kiyohara _C_LABEL(marvell_start):
    101      1.1  kiyohara 	/* The Loader for Marvell board is u-boot.  it's running on RAM */
    102      1.1  kiyohara 	/*
    103      1.1  kiyohara 	 *  Kernel is loaded in SDRAM (0x00200000..), and is expected to run
    104      1.1  kiyohara 	 *  in VA 0xc0200000..
    105      1.1  kiyohara 	 */
    106      1.1  kiyohara 
    107      1.3  kiyohara 	/* Check cores */
    108      1.1  kiyohara 	mrc	p15, 0, r4, c0, c0, 0
    109      1.1  kiyohara 	and	r4, r4, #CPU_ID_CPU_MASK
    110      1.3  kiyohara 	adr	r5, cores_start
    111      1.3  kiyohara 	adr	r6, cores_end
    112      1.3  kiyohara 0:
    113      1.1  kiyohara 	cmp	r5, r6
    114      1.3  kiyohara 	beq	1f
    115      1.3  kiyohara 	ldmia	r5!, {r7, r8}
    116      1.1  kiyohara 	cmp	r4, r7
    117      1.3  kiyohara 	bne	0b
    118      1.3  kiyohara 
    119      1.3  kiyohara 	cmp	r8, #SHEEVA
    120      1.3  kiyohara 	bne	1f
    121      1.1  kiyohara 
    122      1.3  kiyohara sheeva_l2_disable:
    123      1.1  kiyohara 	/* Make sure L2 is disabled */
    124      1.3  kiyohara 	mrc	p15, 1, r5, c15, c1, 0	@ Get Marvell Extra Features Register
    125      1.3  kiyohara 	bic	r5, r5, #0x00400000	@ disable L2 cache
    126      1.3  kiyohara 	mcr	p15, 1, r5, c15, c1, 0
    127  1.5.2.1       tls 
    128  1.5.2.1       tls #ifdef SHEEVA_L2_CACHE_WT
    129  1.5.2.1       tls 	/* L2 WT Mode */
    130  1.5.2.1       tls 	ldr	r2, =0xf1020128		/* CPU L2 Configuration Register */
    131  1.5.2.1       tls 	ldr	r3, [r2]
    132  1.5.2.1       tls 	bic	r3, r3, #0x10		/* Force Write Through */
    133  1.5.2.1       tls 	str	r3, [r2]
    134  1.5.2.1       tls #endif
    135  1.5.2.1       tls 
    136      1.3  kiyohara 1:
    137      1.3  kiyohara 
    138      1.1  kiyohara 	/* save u-boot's args */
    139      1.1  kiyohara 	adr	r4, u_boot_args
    140      1.1  kiyohara 	nop
    141      1.1  kiyohara 	nop
    142      1.1  kiyohara 	nop
    143      1.1  kiyohara 	stmia	r4!, {r0, r1, r2, r3}
    144      1.1  kiyohara 	nop
    145      1.1  kiyohara 	nop
    146      1.1  kiyohara 	nop
    147      1.1  kiyohara 
    148      1.5  kiyohara #if defined(MVSOC_FIXUP_DEVID) && MVSOC_FIXUP_DEVID > 0
    149      1.3  kiyohara 	adr	r6, marvell_interregs_pbase
    150      1.5  kiyohara 	ldr	r7, [r6]
    151      1.5  kiyohara 	add	r7, r7, #0x40000
    152      1.5  kiyohara 	ldr	r8, [r7]
    153      1.5  kiyohara 	bic	r8, r8, 0xff000000
    154      1.5  kiyohara 	bic	r8, r8, 0x00ff0000
    155      1.3  kiyohara 	/*
    156      1.3  kiyohara 	 * Some SoC returns ugly DeviceID.  Fixup it.
    157      1.3  kiyohara 	 */
    158      1.3  kiyohara 	adr	r5, devid
    159      1.3  kiyohara 	ldr	r5, [r5]
    160      1.3  kiyohara 	orr	r8, r8, r5, lsl #16
    161      1.3  kiyohara 	str	r8, [r7]
    162      1.3  kiyohara 	b	1f
    163      1.3  kiyohara devid:
    164      1.3  kiyohara 	.word	MVSOC_FIXUP_DEVID
    165      1.5  kiyohara marvell_interregs_pbase:
    166      1.5  kiyohara 	.word	MARVELL_INTERREGS_PBASE
    167      1.3  kiyohara #endif
    168      1.3  kiyohara 1:
    169      1.3  kiyohara 
    170      1.1  kiyohara 	/* build page table from scratch */
    171      1.1  kiyohara 	ldr	r0, Lstartup_pagetable		/* pagetable */
    172      1.1  kiyohara 	adr	r4, mmu_init_table
    173      1.1  kiyohara 	b	3f
    174      1.1  kiyohara 
    175      1.1  kiyohara 2:
    176      1.1  kiyohara 	str	r3, [r0, r2]
    177      1.1  kiyohara 	add	r2, r2, #4
    178      1.1  kiyohara 	add	r3, r3, #(L1_S_SIZE)
    179      1.1  kiyohara 	adds	r1, r1, #-1
    180      1.1  kiyohara 	bhi	2b
    181      1.1  kiyohara 3:
    182      1.1  kiyohara 	ldmia	r4!, {r1, r2, r3}	/* # of sections, VA, PA|attr */
    183      1.1  kiyohara 	cmp	r1, #0
    184      1.1  kiyohara 	bne	2b
    185      1.1  kiyohara 
    186      1.1  kiyohara 	mcr	p15, 0, r0, c2, c0, 0	/* Set TTB */
    187      1.1  kiyohara 	mcr	p15, 0, r0, c8, c7, 0	/* Flush TLB */
    188      1.1  kiyohara 	mov	r0, #0
    189      1.3  kiyohara 	cmp	r8, #PJ4B
    190      1.3  kiyohara 	mcreq	p15, 0, r0, c13, c0, 1	/* Set ASID to 0 */
    191      1.1  kiyohara 	mcr	p15, 0, r0, c7, c6, 0	/* Invalidate D cache */
    192      1.1  kiyohara 	mcr	p15, 0, r0, c7, c10, 4	/* Drain write-buffer */
    193      1.1  kiyohara 
    194      1.1  kiyohara 	/* Ensure safe Translation Table. */
    195      1.1  kiyohara 
    196      1.1  kiyohara 	/* Set the Domain Access register.  Very important! */
    197      1.3  kiyohara 	mov	r0, #((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT)
    198      1.1  kiyohara 	mcr	p15, 0, r0, c3, c0, 0
    199      1.1  kiyohara 
    200      1.1  kiyohara 	/* Enable MMU */
    201      1.1  kiyohara 	mrc	p15, 0, r0, c1, c0, 0
    202      1.3  kiyohara 	cmp	r8, #PJ4B
    203      1.3  kiyohara 	orreq	r0, r0, #CPU_CONTROL_XP_ENABLE
    204      1.3  kiyohara 	biceq	r0, r0, #(CPU_CONTROL_MMU_ENABLE | CPU_CONTROL_DC_ENABLE | CPU_CONTROL_WBUF_ENABLE)
    205      1.3  kiyohara 	biceq	r0, r0, #(CPU_CONTROL_IC_ENABLE)
    206      1.3  kiyohara 	biceq	r0, r0, #(CPU_CONTROL_BPRD_ENABLE)
    207      1.1  kiyohara 	orr	r0, r0, #CPU_CONTROL_SYST_ENABLE
    208      1.1  kiyohara 	orr	r0, r0, #CPU_CONTROL_MMU_ENABLE
    209      1.1  kiyohara 	mcr	p15, 0, r0, c1, c0, 0
    210      1.1  kiyohara 	CPWAIT(r0)
    211      1.1  kiyohara 
    212      1.1  kiyohara 	/* Jump to kernel code in TRUE VA */
    213      1.1  kiyohara 	adr	r0, Lstart
    214      1.1  kiyohara 	ldr	pc, [r0]
    215      1.1  kiyohara 
    216      1.1  kiyohara Lstart:
    217      1.1  kiyohara 	.word	start
    218      1.1  kiyohara 
    219      1.1  kiyohara #ifndef STARTUP_PAGETABLE_ADDR
    220      1.1  kiyohara #define STARTUP_PAGETABLE_ADDR 0x00004000	/* aligned 16kByte */
    221      1.1  kiyohara #endif
    222      1.1  kiyohara Lstartup_pagetable:
    223      1.1  kiyohara 	.word	STARTUP_PAGETABLE_ADDR
    224      1.1  kiyohara 
    225      1.1  kiyohara 	.globl	_C_LABEL(u_boot_args)
    226      1.1  kiyohara u_boot_args:
    227      1.1  kiyohara 	.space	16			/* r0, r1, r2, r3 */
    228      1.1  kiyohara 
    229      1.3  kiyohara cores_start:
    230      1.3  kiyohara 	.word	CPU_ID_MV88SV131,	SHEEVA
    231      1.3  kiyohara 	.word	CPU_ID_MV88FR571_VD,	SHEEVA	/* Is it Sheeva? */
    232      1.3  kiyohara 	.word	CPU_ID_MV88SV581X_V6,	PJ4B
    233      1.3  kiyohara 	.word	CPU_ID_MV88SV581X_V7,	PJ4B
    234      1.3  kiyohara 	.word	CPU_ID_MV88SV584X_V7,	PJ4B
    235      1.3  kiyohara 	.word	CPU_ID_ARM_88SV581X_V6,	PJ4B
    236      1.3  kiyohara 	.word	CPU_ID_ARM_88SV581X_V7,	PJ4B
    237      1.3  kiyohara 	.word	0,			0
    238      1.3  kiyohara cores_end:
    239      1.3  kiyohara 
    240      1.1  kiyohara #define MMU_INIT(va,pa,n_sec,attr) \
    241      1.1  kiyohara 	.word	n_sec					    ; \
    242      1.1  kiyohara 	.word	4 * ((va) >> L1_S_SHIFT)		    ; \
    243      1.1  kiyohara 	.word	(pa) | (attr)				    ;
    244      1.1  kiyohara 
    245      1.1  kiyohara mmu_init_table:
    246      1.1  kiyohara 	/* fill all table VA==PA */
    247      1.1  kiyohara 	MMU_INIT(0x00000000, 0x00000000,
    248      1.2      matt 	    1 << (32 - L1_S_SHIFT), L1_TYPE_S | L1_S_AP_KRW)
    249      1.1  kiyohara 
    250      1.1  kiyohara 	/* map SDRAM VA==PA, WT cacheable */
    251      1.1  kiyohara 	MMU_INIT(SDRAM_START, SDRAM_START,
    252      1.2      matt 	    128, L1_TYPE_S | L1_S_C | L1_S_AP_KRW)
    253      1.1  kiyohara 
    254      1.1  kiyohara 	/* map VA 0xc0000000..0xc7ffffff to PA 0x00000000..0x07ffffff */
    255      1.1  kiyohara 	MMU_INIT(0xc0000000, SDRAM_START,
    256      1.2      matt 	    128, L1_TYPE_S | L1_S_C | L1_S_AP_KRW)
    257      1.1  kiyohara 
    258      1.1  kiyohara 	.word	0			/* end of table */
    259