isa_io_asm.S revision 1.1 1 1.1 joff /* $NetBSD: isa_io_asm.S,v 1.1 2004/12/23 04:31:48 joff Exp $ */
2 1.1 joff
3 1.1 joff /*-
4 1.1 joff * Copyright (c) 1997 The NetBSD Foundation, Inc.
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * This code is derived from software contributed to The NetBSD Foundation
8 1.1 joff * by Jesse Off.
9 1.1 joff *
10 1.1 joff * This code is derived from software contributed to The NetBSD Foundation
11 1.1 joff * by Mark Brinicombe.
12 1.1 joff *
13 1.1 joff * Redistribution and use in source and binary forms, with or without
14 1.1 joff * modification, are permitted provided that the following conditions
15 1.1 joff * are met:
16 1.1 joff * 1. Redistributions of source code must retain the above copyright
17 1.1 joff * notice, this list of conditions and the following disclaimer.
18 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
19 1.1 joff * notice, this list of conditions and the following disclaimer in the
20 1.1 joff * documentation and/or other materials provided with the distribution.
21 1.1 joff * 3. All advertising materials mentioning features or use of this software
22 1.1 joff * must display the following acknowledgement:
23 1.1 joff * This product includes software developed by the NetBSD
24 1.1 joff * Foundation, Inc. and its contributors.
25 1.1 joff * 4. Neither the name of The NetBSD Foundation nor the names of its
26 1.1 joff * contributors may be used to endorse or promote products derived
27 1.1 joff * from this software without specific prior written permission.
28 1.1 joff *
29 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
30 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
31 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
33 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
40 1.1 joff */
41 1.1 joff
42 1.1 joff /*
43 1.1 joff * Copyright 1997
44 1.1 joff * Digital Equipment Corporation. All rights reserved.
45 1.1 joff *
46 1.1 joff * This software is furnished under license and may be used and
47 1.1 joff * copied only in accordance with the following terms and conditions.
48 1.1 joff * Subject to these conditions, you may download, copy, install,
49 1.1 joff * use, modify and distribute this software in source and/or binary
50 1.1 joff * form. No title or ownership is transferred hereby.
51 1.1 joff *
52 1.1 joff * 1) Any source code used, modified or distributed must reproduce
53 1.1 joff * and retain this copyright notice and list of conditions as
54 1.1 joff * they appear in the source file.
55 1.1 joff *
56 1.1 joff * 2) No right is granted to use any trade name, trademark, or logo of
57 1.1 joff * Digital Equipment Corporation. Neither the "Digital Equipment
58 1.1 joff * Corporation" name nor any trademark or logo of Digital Equipment
59 1.1 joff * Corporation may be used to endorse or promote products derived
60 1.1 joff * from this software without the prior written permission of
61 1.1 joff * Digital Equipment Corporation.
62 1.1 joff *
63 1.1 joff * 3) This software is provided "AS-IS" and any express or implied
64 1.1 joff * warranties, including but not limited to, any implied warranties
65 1.1 joff * of merchantability, fitness for a particular purpose, or
66 1.1 joff * non-infringement are disclaimed. In no event shall DIGITAL be
67 1.1 joff * liable for any damages whatsoever, and in particular, DIGITAL
68 1.1 joff * shall not be liable for special, indirect, consequential, or
69 1.1 joff * incidental damages or damages for lost profits, loss of
70 1.1 joff * revenue or loss of use, whether such damages arise in contract,
71 1.1 joff * negligence, tort, under statute, in equity, at law or otherwise,
72 1.1 joff * even if advised of the possibility of such damage.
73 1.1 joff */
74 1.1 joff
75 1.1 joff /*
76 1.1 joff * bus_space I/O functions for isa
77 1.1 joff */
78 1.1 joff
79 1.1 joff #include <machine/asm.h>
80 1.1 joff
81 1.1 joff #ifdef GPROF
82 1.1 joff #define PAUSE nop ; nop ; nop ; nop ; nop
83 1.1 joff #else
84 1.1 joff #define PAUSE
85 1.1 joff #endif
86 1.1 joff
87 1.1 joff /*
88 1.1 joff * Note these functions use ARM Architecture V4 instructions as
89 1.1 joff * all current systems with ISA will be using processors that support
90 1.1 joff * V4 or later architectures (SHARK & CATS & TS7XXX)
91 1.1 joff */
92 1.1 joff
93 1.1 joff /*
94 1.1 joff * read single
95 1.1 joff */
96 1.1 joff
97 1.1 joff ENTRY(isa_bs_r_1)
98 1.1 joff sub r1, r1, #0x4000000 /* 8 bit space is 64Mb below in VA */
99 1.1 joff ldrb r0, [r1, r2]
100 1.1 joff PAUSE
101 1.1 joff mov pc, lr
102 1.1 joff
103 1.1 joff ENTRY(isa_bs_r_2)
104 1.1 joff ldrh r0, [r1, r2]
105 1.1 joff PAUSE
106 1.1 joff mov pc, lr
107 1.1 joff
108 1.1 joff ENTRY(isa_bs_r_4)
109 1.1 joff ldr r0, [r1, r2]
110 1.1 joff PAUSE
111 1.1 joff mov pc, lr
112 1.1 joff
113 1.1 joff /*
114 1.1 joff * read multiple.
115 1.1 joff */
116 1.1 joff
117 1.1 joff ENTRY(isa_bs_rm_1)
118 1.1 joff add r0, r1, r2
119 1.1 joff mov r1, r3
120 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
121 1.1 joff ldr r2, [sp, #0]
122 1.1 joff teq r2, #0
123 1.1 joff moveq pc, lr
124 1.1 joff
125 1.1 joff Lisa_rm_1_loop:
126 1.1 joff ldrb r3, [r0]
127 1.1 joff strb r3, [r1], #1
128 1.1 joff subs r2, r2, #1
129 1.1 joff bne Lisa_rm_1_loop
130 1.1 joff
131 1.1 joff mov pc, lr
132 1.1 joff
133 1.1 joff ENTRY(isa_bs_rm_2)
134 1.1 joff add r0, r1, r2
135 1.1 joff mov r1, r3
136 1.1 joff ldr r2, [sp, #0]
137 1.1 joff teq r2, #0
138 1.1 joff moveq pc, lr
139 1.1 joff
140 1.1 joff Lisa_rm_2_loop:
141 1.1 joff ldrh r3, [r0]
142 1.1 joff strh r3, [r1], #2
143 1.1 joff subs r2, r2, #1
144 1.1 joff bne Lisa_rm_2_loop
145 1.1 joff
146 1.1 joff mov pc, lr
147 1.1 joff
148 1.1 joff ENTRY(isa_bs_rm_4)
149 1.1 joff add r0, r1, r2
150 1.1 joff mov r1, r3
151 1.1 joff ldr r2, [sp, #0]
152 1.1 joff teq r2, #0
153 1.1 joff moveq pc, lr
154 1.1 joff
155 1.1 joff Lisa_rm_4_loop:
156 1.1 joff ldr r3, [r0]
157 1.1 joff str r3, [r1], #4
158 1.1 joff subs r2, r2, #1
159 1.1 joff bne Lisa_rm_4_loop
160 1.1 joff
161 1.1 joff mov pc, lr
162 1.1 joff
163 1.1 joff /*
164 1.1 joff * read region.
165 1.1 joff */
166 1.1 joff
167 1.1 joff ENTRY(isa_bs_rr_1)
168 1.1 joff add r0, r1, r2
169 1.1 joff mov r1, r3
170 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
171 1.1 joff ldr r2, [sp, #0]
172 1.1 joff teq r2, #0
173 1.1 joff moveq pc, lr
174 1.1 joff
175 1.1 joff Lisa_rr_1_loop:
176 1.1 joff ldrb r3, [r0], #1
177 1.1 joff strb r3, [r1], #1
178 1.1 joff subs r2, r2, #1
179 1.1 joff bne Lisa_rr_1_loop
180 1.1 joff
181 1.1 joff mov pc, lr
182 1.1 joff
183 1.1 joff ENTRY(isa_bs_rr_2)
184 1.1 joff add r0, r1, r2
185 1.1 joff mov r1, r3
186 1.1 joff ldr r2, [sp, #0]
187 1.1 joff teq r2, #0
188 1.1 joff moveq pc, lr
189 1.1 joff
190 1.1 joff Lisa_rr_2_loop:
191 1.1 joff ldrh r3, [r0], #2
192 1.1 joff strh r3, [r1], #2
193 1.1 joff subs r2, r2, #1
194 1.1 joff bne Lisa_rr_2_loop
195 1.1 joff
196 1.1 joff mov pc, lr
197 1.1 joff
198 1.1 joff ENTRY(isa_bs_rr_4)
199 1.1 joff add r0, r1, r2
200 1.1 joff mov r1, r3
201 1.1 joff ldr r2, [sp, #0]
202 1.1 joff teq r2, #0
203 1.1 joff moveq pc, lr
204 1.1 joff
205 1.1 joff Lisa_rr_4_loop:
206 1.1 joff ldr r3, [r0], #4
207 1.1 joff str r3, [r1], #4
208 1.1 joff subs r2, r2, #1
209 1.1 joff bne Lisa_rr_4_loop
210 1.1 joff
211 1.1 joff mov pc, lr
212 1.1 joff
213 1.1 joff /*
214 1.1 joff * write single
215 1.1 joff */
216 1.1 joff
217 1.1 joff ENTRY(isa_bs_w_1)
218 1.1 joff sub r1, r1, #0x4000000 /* 8 bit space is 64Mb below in VA */
219 1.1 joff strb r3, [r1, r2]
220 1.1 joff PAUSE
221 1.1 joff mov pc, lr
222 1.1 joff
223 1.1 joff ENTRY(isa_bs_w_2)
224 1.1 joff strh r3, [r1, r2]
225 1.1 joff PAUSE
226 1.1 joff mov pc, lr
227 1.1 joff
228 1.1 joff ENTRY(isa_bs_w_4)
229 1.1 joff str r3, [r1, r2]
230 1.1 joff PAUSE
231 1.1 joff mov pc, lr
232 1.1 joff
233 1.1 joff /*
234 1.1 joff * write multiple
235 1.1 joff */
236 1.1 joff
237 1.1 joff ENTRY(isa_bs_wm_1)
238 1.1 joff add r0, r1, r2
239 1.1 joff mov r1, r3
240 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
241 1.1 joff ldr r2, [sp, #0]
242 1.1 joff teq r2, #0
243 1.1 joff moveq pc, lr
244 1.1 joff
245 1.1 joff Lisa_wm_1_loop:
246 1.1 joff ldrb r3, [r1], #1
247 1.1 joff strb r3, [r0]
248 1.1 joff subs r2, r2, #1
249 1.1 joff bne Lisa_wm_1_loop
250 1.1 joff
251 1.1 joff mov pc, lr
252 1.1 joff
253 1.1 joff ENTRY(isa_bs_wm_2)
254 1.1 joff add r0, r1, r2
255 1.1 joff mov r1, r3
256 1.1 joff ldr r2, [sp, #0]
257 1.1 joff teq r2, #0
258 1.1 joff moveq pc, lr
259 1.1 joff
260 1.1 joff Lisa_wm_2_loop:
261 1.1 joff ldrh r3, [r1], #2
262 1.1 joff strh r3, [r0]
263 1.1 joff subs r2, r2, #1
264 1.1 joff bne Lisa_wm_2_loop
265 1.1 joff
266 1.1 joff mov pc, lr
267 1.1 joff
268 1.1 joff ENTRY(isa_bs_wm_4)
269 1.1 joff add r0, r1, r2
270 1.1 joff mov r1, r3
271 1.1 joff ldr r2, [sp, #0]
272 1.1 joff teq r2, #0
273 1.1 joff moveq pc, lr
274 1.1 joff
275 1.1 joff Lisa_wm_4_loop:
276 1.1 joff ldr r3, [r1], #4
277 1.1 joff str r3, [r0]
278 1.1 joff subs r2, r2, #1
279 1.1 joff bne Lisa_wm_4_loop
280 1.1 joff
281 1.1 joff mov pc, lr
282 1.1 joff
283 1.1 joff
284 1.1 joff /*
285 1.1 joff * write region.
286 1.1 joff */
287 1.1 joff
288 1.1 joff ENTRY(isa_bs_wr_1)
289 1.1 joff add r0, r1, r2
290 1.1 joff mov r1, r3
291 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
292 1.1 joff ldr r2, [sp, #0]
293 1.1 joff teq r2, #0
294 1.1 joff moveq pc, lr
295 1.1 joff
296 1.1 joff Lisa_wr_1_loop:
297 1.1 joff ldrb r3, [r1], #1
298 1.1 joff strb r3, [r0], #1
299 1.1 joff subs r2, r2, #1
300 1.1 joff bne Lisa_wr_1_loop
301 1.1 joff
302 1.1 joff mov pc, lr
303 1.1 joff
304 1.1 joff ENTRY(isa_bs_wr_2)
305 1.1 joff add r0, r1, r2
306 1.1 joff mov r1, r3
307 1.1 joff ldr r2, [sp, #0]
308 1.1 joff teq r2, #0
309 1.1 joff moveq pc, lr
310 1.1 joff
311 1.1 joff Lisa_wr_2_loop:
312 1.1 joff ldrh r3, [r1], #2
313 1.1 joff strh r3, [r0], #2
314 1.1 joff subs r2, r2, #1
315 1.1 joff bne Lisa_wr_2_loop
316 1.1 joff
317 1.1 joff mov pc, lr
318 1.1 joff
319 1.1 joff ENTRY(isa_bs_wr_4)
320 1.1 joff add r0, r1, r2
321 1.1 joff mov r1, r3
322 1.1 joff ldr r2, [sp, #0]
323 1.1 joff teq r2, #0
324 1.1 joff moveq pc, lr
325 1.1 joff
326 1.1 joff Lisa_wr_4_loop:
327 1.1 joff ldr r3, [r1], #4
328 1.1 joff str r3, [r0], #4
329 1.1 joff subs r2, r2, #1
330 1.1 joff bne Lisa_wr_4_loop
331 1.1 joff
332 1.1 joff mov pc, lr
333 1.1 joff
334 1.1 joff /*
335 1.1 joff * Set region
336 1.1 joff */
337 1.1 joff
338 1.1 joff ENTRY(isa_bs_sr_2)
339 1.1 joff add r0, r1, r2
340 1.1 joff mov r1, r3
341 1.1 joff ldr r2, [sp, #0]
342 1.1 joff teq r2, #0
343 1.1 joff moveq pc, lr
344 1.1 joff
345 1.1 joff Lisa_bs_sr_2_loop:
346 1.1 joff strh r1, [r0], #2
347 1.1 joff subs r2, r2, #1
348 1.1 joff bne Lisa_bs_sr_2_loop
349 1.1 joff
350 1.1 joff mov pc, lr
351