isa_io_asm.S revision 1.3 1 1.3 martin /* $NetBSD: isa_io_asm.S,v 1.3 2008/04/28 20:23:17 martin Exp $ */
2 1.1 joff
3 1.1 joff /*-
4 1.1 joff * Copyright (c) 1997 The NetBSD Foundation, Inc.
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * This code is derived from software contributed to The NetBSD Foundation
8 1.1 joff * by Jesse Off.
9 1.1 joff *
10 1.1 joff * This code is derived from software contributed to The NetBSD Foundation
11 1.1 joff * by Mark Brinicombe.
12 1.1 joff *
13 1.1 joff * Redistribution and use in source and binary forms, with or without
14 1.1 joff * modification, are permitted provided that the following conditions
15 1.1 joff * are met:
16 1.1 joff * 1. Redistributions of source code must retain the above copyright
17 1.1 joff * notice, this list of conditions and the following disclaimer.
18 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
19 1.1 joff * notice, this list of conditions and the following disclaimer in the
20 1.1 joff * documentation and/or other materials provided with the distribution.
21 1.1 joff *
22 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
23 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
24 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
26 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
33 1.1 joff */
34 1.1 joff
35 1.1 joff /*
36 1.1 joff * Copyright 1997
37 1.1 joff * Digital Equipment Corporation. All rights reserved.
38 1.1 joff *
39 1.1 joff * This software is furnished under license and may be used and
40 1.1 joff * copied only in accordance with the following terms and conditions.
41 1.1 joff * Subject to these conditions, you may download, copy, install,
42 1.1 joff * use, modify and distribute this software in source and/or binary
43 1.1 joff * form. No title or ownership is transferred hereby.
44 1.1 joff *
45 1.1 joff * 1) Any source code used, modified or distributed must reproduce
46 1.1 joff * and retain this copyright notice and list of conditions as
47 1.1 joff * they appear in the source file.
48 1.1 joff *
49 1.1 joff * 2) No right is granted to use any trade name, trademark, or logo of
50 1.1 joff * Digital Equipment Corporation. Neither the "Digital Equipment
51 1.1 joff * Corporation" name nor any trademark or logo of Digital Equipment
52 1.1 joff * Corporation may be used to endorse or promote products derived
53 1.1 joff * from this software without the prior written permission of
54 1.1 joff * Digital Equipment Corporation.
55 1.1 joff *
56 1.1 joff * 3) This software is provided "AS-IS" and any express or implied
57 1.1 joff * warranties, including but not limited to, any implied warranties
58 1.1 joff * of merchantability, fitness for a particular purpose, or
59 1.1 joff * non-infringement are disclaimed. In no event shall DIGITAL be
60 1.1 joff * liable for any damages whatsoever, and in particular, DIGITAL
61 1.1 joff * shall not be liable for special, indirect, consequential, or
62 1.1 joff * incidental damages or damages for lost profits, loss of
63 1.1 joff * revenue or loss of use, whether such damages arise in contract,
64 1.1 joff * negligence, tort, under statute, in equity, at law or otherwise,
65 1.1 joff * even if advised of the possibility of such damage.
66 1.1 joff */
67 1.1 joff
68 1.1 joff /*
69 1.1 joff * bus_space I/O functions for isa
70 1.1 joff */
71 1.1 joff
72 1.1 joff #include <machine/asm.h>
73 1.1 joff
74 1.1 joff #ifdef GPROF
75 1.1 joff #define PAUSE nop ; nop ; nop ; nop ; nop
76 1.1 joff #else
77 1.1 joff #define PAUSE
78 1.1 joff #endif
79 1.1 joff
80 1.1 joff /*
81 1.1 joff * Note these functions use ARM Architecture V4 instructions as
82 1.1 joff * all current systems with ISA will be using processors that support
83 1.1 joff * V4 or later architectures (SHARK & CATS & TS7XXX)
84 1.1 joff */
85 1.1 joff
86 1.1 joff /*
87 1.1 joff * read single
88 1.1 joff */
89 1.1 joff
90 1.1 joff ENTRY(isa_bs_r_1)
91 1.1 joff sub r1, r1, #0x4000000 /* 8 bit space is 64Mb below in VA */
92 1.1 joff ldrb r0, [r1, r2]
93 1.1 joff PAUSE
94 1.1 joff mov pc, lr
95 1.1 joff
96 1.1 joff ENTRY(isa_bs_r_2)
97 1.1 joff ldrh r0, [r1, r2]
98 1.1 joff PAUSE
99 1.1 joff mov pc, lr
100 1.1 joff
101 1.1 joff ENTRY(isa_bs_r_4)
102 1.1 joff ldr r0, [r1, r2]
103 1.1 joff PAUSE
104 1.1 joff mov pc, lr
105 1.1 joff
106 1.1 joff /*
107 1.1 joff * read multiple.
108 1.1 joff */
109 1.1 joff
110 1.1 joff ENTRY(isa_bs_rm_1)
111 1.1 joff add r0, r1, r2
112 1.1 joff mov r1, r3
113 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
114 1.1 joff ldr r2, [sp, #0]
115 1.1 joff teq r2, #0
116 1.1 joff moveq pc, lr
117 1.1 joff
118 1.1 joff Lisa_rm_1_loop:
119 1.1 joff ldrb r3, [r0]
120 1.1 joff strb r3, [r1], #1
121 1.1 joff subs r2, r2, #1
122 1.1 joff bne Lisa_rm_1_loop
123 1.1 joff
124 1.1 joff mov pc, lr
125 1.1 joff
126 1.1 joff ENTRY(isa_bs_rm_2)
127 1.1 joff add r0, r1, r2
128 1.1 joff mov r1, r3
129 1.1 joff ldr r2, [sp, #0]
130 1.1 joff teq r2, #0
131 1.1 joff moveq pc, lr
132 1.1 joff
133 1.1 joff Lisa_rm_2_loop:
134 1.1 joff ldrh r3, [r0]
135 1.1 joff strh r3, [r1], #2
136 1.1 joff subs r2, r2, #1
137 1.1 joff bne Lisa_rm_2_loop
138 1.1 joff
139 1.1 joff mov pc, lr
140 1.1 joff
141 1.1 joff ENTRY(isa_bs_rm_4)
142 1.1 joff add r0, r1, r2
143 1.1 joff mov r1, r3
144 1.1 joff ldr r2, [sp, #0]
145 1.1 joff teq r2, #0
146 1.1 joff moveq pc, lr
147 1.1 joff
148 1.1 joff Lisa_rm_4_loop:
149 1.1 joff ldr r3, [r0]
150 1.1 joff str r3, [r1], #4
151 1.1 joff subs r2, r2, #1
152 1.1 joff bne Lisa_rm_4_loop
153 1.1 joff
154 1.1 joff mov pc, lr
155 1.1 joff
156 1.1 joff /*
157 1.1 joff * read region.
158 1.1 joff */
159 1.1 joff
160 1.1 joff ENTRY(isa_bs_rr_1)
161 1.1 joff add r0, r1, r2
162 1.1 joff mov r1, r3
163 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
164 1.1 joff ldr r2, [sp, #0]
165 1.1 joff teq r2, #0
166 1.1 joff moveq pc, lr
167 1.1 joff
168 1.1 joff Lisa_rr_1_loop:
169 1.1 joff ldrb r3, [r0], #1
170 1.1 joff strb r3, [r1], #1
171 1.1 joff subs r2, r2, #1
172 1.1 joff bne Lisa_rr_1_loop
173 1.1 joff
174 1.1 joff mov pc, lr
175 1.1 joff
176 1.1 joff ENTRY(isa_bs_rr_2)
177 1.1 joff add r0, r1, r2
178 1.1 joff mov r1, r3
179 1.1 joff ldr r2, [sp, #0]
180 1.1 joff teq r2, #0
181 1.1 joff moveq pc, lr
182 1.1 joff
183 1.1 joff Lisa_rr_2_loop:
184 1.1 joff ldrh r3, [r0], #2
185 1.1 joff strh r3, [r1], #2
186 1.1 joff subs r2, r2, #1
187 1.1 joff bne Lisa_rr_2_loop
188 1.1 joff
189 1.1 joff mov pc, lr
190 1.1 joff
191 1.1 joff ENTRY(isa_bs_rr_4)
192 1.1 joff add r0, r1, r2
193 1.1 joff mov r1, r3
194 1.1 joff ldr r2, [sp, #0]
195 1.1 joff teq r2, #0
196 1.1 joff moveq pc, lr
197 1.1 joff
198 1.1 joff Lisa_rr_4_loop:
199 1.1 joff ldr r3, [r0], #4
200 1.1 joff str r3, [r1], #4
201 1.1 joff subs r2, r2, #1
202 1.1 joff bne Lisa_rr_4_loop
203 1.1 joff
204 1.1 joff mov pc, lr
205 1.1 joff
206 1.1 joff /*
207 1.1 joff * write single
208 1.1 joff */
209 1.1 joff
210 1.1 joff ENTRY(isa_bs_w_1)
211 1.1 joff sub r1, r1, #0x4000000 /* 8 bit space is 64Mb below in VA */
212 1.1 joff strb r3, [r1, r2]
213 1.1 joff PAUSE
214 1.1 joff mov pc, lr
215 1.1 joff
216 1.1 joff ENTRY(isa_bs_w_2)
217 1.1 joff strh r3, [r1, r2]
218 1.1 joff PAUSE
219 1.1 joff mov pc, lr
220 1.1 joff
221 1.1 joff ENTRY(isa_bs_w_4)
222 1.1 joff str r3, [r1, r2]
223 1.1 joff PAUSE
224 1.1 joff mov pc, lr
225 1.1 joff
226 1.1 joff /*
227 1.1 joff * write multiple
228 1.1 joff */
229 1.1 joff
230 1.1 joff ENTRY(isa_bs_wm_1)
231 1.1 joff add r0, r1, r2
232 1.1 joff mov r1, r3
233 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
234 1.1 joff ldr r2, [sp, #0]
235 1.1 joff teq r2, #0
236 1.1 joff moveq pc, lr
237 1.1 joff
238 1.1 joff Lisa_wm_1_loop:
239 1.1 joff ldrb r3, [r1], #1
240 1.1 joff strb r3, [r0]
241 1.1 joff subs r2, r2, #1
242 1.1 joff bne Lisa_wm_1_loop
243 1.1 joff
244 1.1 joff mov pc, lr
245 1.1 joff
246 1.1 joff ENTRY(isa_bs_wm_2)
247 1.1 joff add r0, r1, r2
248 1.1 joff mov r1, r3
249 1.1 joff ldr r2, [sp, #0]
250 1.1 joff teq r2, #0
251 1.1 joff moveq pc, lr
252 1.1 joff
253 1.1 joff Lisa_wm_2_loop:
254 1.1 joff ldrh r3, [r1], #2
255 1.1 joff strh r3, [r0]
256 1.1 joff subs r2, r2, #1
257 1.1 joff bne Lisa_wm_2_loop
258 1.1 joff
259 1.1 joff mov pc, lr
260 1.1 joff
261 1.1 joff ENTRY(isa_bs_wm_4)
262 1.1 joff add r0, r1, r2
263 1.1 joff mov r1, r3
264 1.1 joff ldr r2, [sp, #0]
265 1.1 joff teq r2, #0
266 1.1 joff moveq pc, lr
267 1.1 joff
268 1.1 joff Lisa_wm_4_loop:
269 1.1 joff ldr r3, [r1], #4
270 1.1 joff str r3, [r0]
271 1.1 joff subs r2, r2, #1
272 1.1 joff bne Lisa_wm_4_loop
273 1.1 joff
274 1.1 joff mov pc, lr
275 1.1 joff
276 1.1 joff
277 1.1 joff /*
278 1.1 joff * write region.
279 1.1 joff */
280 1.1 joff
281 1.1 joff ENTRY(isa_bs_wr_1)
282 1.1 joff add r0, r1, r2
283 1.1 joff mov r1, r3
284 1.1 joff sub r0, r0, #0x4000000 /* 8 bit space is 64Mb below in VA */
285 1.1 joff ldr r2, [sp, #0]
286 1.1 joff teq r2, #0
287 1.1 joff moveq pc, lr
288 1.1 joff
289 1.1 joff Lisa_wr_1_loop:
290 1.1 joff ldrb r3, [r1], #1
291 1.1 joff strb r3, [r0], #1
292 1.1 joff subs r2, r2, #1
293 1.1 joff bne Lisa_wr_1_loop
294 1.1 joff
295 1.1 joff mov pc, lr
296 1.1 joff
297 1.1 joff ENTRY(isa_bs_wr_2)
298 1.1 joff add r0, r1, r2
299 1.1 joff mov r1, r3
300 1.1 joff ldr r2, [sp, #0]
301 1.1 joff teq r2, #0
302 1.1 joff moveq pc, lr
303 1.1 joff
304 1.1 joff Lisa_wr_2_loop:
305 1.1 joff ldrh r3, [r1], #2
306 1.1 joff strh r3, [r0], #2
307 1.1 joff subs r2, r2, #1
308 1.1 joff bne Lisa_wr_2_loop
309 1.1 joff
310 1.1 joff mov pc, lr
311 1.1 joff
312 1.1 joff ENTRY(isa_bs_wr_4)
313 1.1 joff add r0, r1, r2
314 1.1 joff mov r1, r3
315 1.1 joff ldr r2, [sp, #0]
316 1.1 joff teq r2, #0
317 1.1 joff moveq pc, lr
318 1.1 joff
319 1.1 joff Lisa_wr_4_loop:
320 1.1 joff ldr r3, [r1], #4
321 1.1 joff str r3, [r0], #4
322 1.1 joff subs r2, r2, #1
323 1.1 joff bne Lisa_wr_4_loop
324 1.1 joff
325 1.1 joff mov pc, lr
326 1.1 joff
327 1.1 joff /*
328 1.1 joff * Set region
329 1.1 joff */
330 1.1 joff
331 1.1 joff ENTRY(isa_bs_sr_2)
332 1.1 joff add r0, r1, r2
333 1.1 joff mov r1, r3
334 1.1 joff ldr r2, [sp, #0]
335 1.1 joff teq r2, #0
336 1.1 joff moveq pc, lr
337 1.1 joff
338 1.1 joff Lisa_bs_sr_2_loop:
339 1.1 joff strh r1, [r0], #2
340 1.1 joff subs r2, r2, #1
341 1.1 joff bne Lisa_bs_sr_2_loop
342 1.1 joff
343 1.1 joff mov pc, lr
344