1 1.1 freza /* $NetBSD: temacreg.h,v 1.1 2006/12/02 22:18:47 freza Exp $ */ 2 1.1 freza 3 1.1 freza /* 4 1.1 freza * Copyright (c) 2006 Jachym Holecek 5 1.1 freza * All rights reserved. 6 1.1 freza * 7 1.1 freza * Written for DFC Design, s.r.o. 8 1.1 freza * 9 1.1 freza * Redistribution and use in source and binary forms, with or without 10 1.1 freza * modification, are permitted provided that the following conditions 11 1.1 freza * are met: 12 1.1 freza * 13 1.1 freza * 1. Redistributions of source code must retain the above copyright 14 1.1 freza * notice, this list of conditions and the following disclaimer. 15 1.1 freza * 16 1.1 freza * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 freza * notice, this list of conditions and the following disclaimer in the 18 1.1 freza * documentation and/or other materials provided with the distribution. 19 1.1 freza * 20 1.1 freza * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21 1.1 freza * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 22 1.1 freza * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 23 1.1 freza * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 24 1.1 freza * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 25 1.1 freza * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 26 1.1 freza * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 27 1.1 freza * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 28 1.1 freza * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 29 1.1 freza * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 30 1.1 freza */ 31 1.1 freza 32 1.1 freza #ifndef _VIRTEX_DEV_TEMACREG_H_ 33 1.1 freza #define _VIRTEX_DEV_TEMACREG_H_ 34 1.1 freza 35 1.1 freza /* 36 1.1 freza * Ethernet peripheral control (single register, see temac_control()). 37 1.1 freza * This goes over normal DCR bus and is configured on EMAC block. 38 1.1 freza */ 39 1.1 freza #define TEMAC_SIZE 0x001c 40 1.1 freza 41 1.1 freza #define TEMAC_RESET 0x0000 42 1.1 freza #define TEMAC_RESET_PERIPH 0x80000000 /* Reset ethernet peripheral */ 43 1.1 freza #define TEMAC_RESET_EMAC 0x40000000 /* Reset EMAC core */ 44 1.1 freza #define TEMAC_RESET_PHY 0x20000000 /* Reset PHY core */ 45 1.1 freza 46 1.1 freza /* LocalLink GMAC registers. Only ERRCNT implemented in temac. */ 47 1.1 freza #define TEMAC_GMAC_ERRCNT 0x0018 48 1.1 freza #define GMAC_ERR_FRAME(val) (((val) >> 16) & 0xffff) 49 1.1 freza #define GMAC_ERR_OVERRUN(val) ((val) & 0xffff) 50 1.1 freza 51 1.1 freza /* 52 1.1 freza * Host interface ("GMI") registers, accessed indirectly via IDCR. 53 1.1 freza */ 54 1.1 freza 55 1.1 freza /* Pause frame address, bytes 0-3 */ 56 1.1 freza #define TEMAC_GMI_RXCF0 0x0200 /* Receiver conf word 0 */ 57 1.1 freza 58 1.1 freza #define TEMAC_GMI_RXCF1 0x0240 /* Receiver conf word 1 */ 59 1.1 freza #define GMI_RX_RESET 0x80000000 /* Receiver reset */ 60 1.1 freza #define GMI_RX_JUMBO 0x40000000 /* Jumbo frame enable */ 61 1.1 freza #define GMI_RX_FCS 0x20000000 /* Pass FCS on Rx */ 62 1.1 freza #define GMI_RX_ENABLE 0x10000000 /* Enable receiver block */ 63 1.1 freza #define GMI_RX_VLAN 0x08000000 /* Receive VLAN tagged frames */ 64 1.1 freza #define GMI_RX_HDX 0x04000000 /* Half duplex Rx */ 65 1.1 freza #define GMI_RX_NOCHECK 0x02000000 /* Disable Length/Type check */ 66 1.1 freza #define GMI_RX_PAUSE_MASK 0x0000ffff /* Pause frame addr 4-5 */ 67 1.1 freza 68 1.1 freza #define TEMAC_GMI_TXCF 0x0280 /* Transmitter configuration */ 69 1.1 freza #define GMI_TX_RESET 0x80000000 /* Transmitter reset */ 70 1.1 freza #define GMI_TX_JUMBO 0x40000000 /* Jumbo frame enable */ 71 1.1 freza #define GMI_TX_FCS 0x20000000 /* Take FCS field from client */ 72 1.1 freza #define GMI_TX_ENABLE 0x10000000 /* Enable transmitter block */ 73 1.1 freza #define GMI_TX_VLAN 0x08000000 /* Transmit VLAN frames */ 74 1.1 freza #define GMI_TX_HDX 0x04000000 /* Half duplex Tx */ 75 1.1 freza #define GMI_TX_IFG 0x02000000 /* IFG adjustment enable */ 76 1.1 freza 77 1.1 freza #define TEMAC_GMI_FLOWCF 0x02c0 /* Flow control configuration */ 78 1.1 freza #define GMI_FLOWCF_TX 0x40000000 /* Honor CLIENTEMAC#PAUSEREQ */ 79 1.1 freza #define GMI_FLOWCF_RX 0x20000000 /* HW pause frame handling */ 80 1.1 freza 81 1.1 freza #define TEMAC_GMI_MMC 0x0300 /* MAC mode configuration */ 82 1.1 freza #define GMI_MMC_SPEED_MASK 0xc0000000 83 1.1 freza #define GMI_MMC_SPEED_NA 0xc0000000 84 1.1 freza #define GMI_MMC_SPEED_1000 0x80000000 85 1.1 freza #define GMI_MMC_SPEED_100 0x40000000 86 1.1 freza #define GMI_MMC_SPEED_10 0x00000000 87 1.1 freza #define GMI_MMC_RGMII 0x20000000 /* Enable RGMII mode */ 88 1.1 freza #define GMI_MMC_SGMII 0x10000000 /* Enable SGMII mode */ 89 1.1 freza #define GMI_MMC_1000BaseX 0x08000000 /* Enable 1000Base-X mode */ 90 1.1 freza #define GMI_MMC_HIE 0x04000000 /* Host interface enable */ 91 1.1 freza #define GMI_MMC_TX16 0x02000000 /* [1000BaseX] 16bit TX lane */ 92 1.1 freza #define GMI_MMC_RX16 0x01000000 /* [1000BaseX] 16bit RX lane */ 93 1.1 freza 94 1.1 freza #define TEMAC_GMI_MGMTCF 0x0340 /* Management configuration */ 95 1.1 freza #define GMI_MGMT_CLKDIV_MASK 0x0000003f /* MDIO clock divisor */ 96 1.1 freza #define GMI_MGMT_MDIO 0x00000040 /* MDIO link enable */ 97 1.1 freza 98 1.1 freza /* MII clock divisor constant for DCR running at 100MHz. */ 99 1.1 freza #define GMI_MGMT_CLKDIV_100MHz 0x00000028 100 1.1 freza 101 1.1 freza #define TEMAC_GMI_UNI0 0x0380 /* Unicast address word 0 */ 102 1.1 freza #define TEMAC_GMI_UNI1 0x0384 /* Unicast address word 1 */ 103 1.1 freza #define TEMAC_GMI_MAT0 0x0388 /* Multicast filter word 0 */ 104 1.1 freza #define TEMAC_GMI_MAT1 0x038c /* Multicast filter word 1 */ 105 1.1 freza 106 1.1 freza #define TEMAC_GMI_AFM 0x0390 /* Address filter mode */ 107 1.1 freza #define GMI_AFM_PROMISC 0x80000000 /* Promiscuous mode */ 108 1.1 freza 109 1.1 freza #define TEMAC_GMI_IRQSTAT 0x03a0 110 1.1 freza #define TEMAC_GMI_IRQEN 0x03a4 111 1.1 freza 112 1.1 freza #define TEMAC_GMI_MII_WRVAL 0x03b0 /* MII write data */ 113 1.1 freza #define TEMAC_GMI_MII_ADDR 0x03b4 /* MII address */ 114 1.1 freza #define GMI_MII_ADDR_REG(val) ((val) & 0x01f) 115 1.1 freza #define GMI_MII_ADDR_PHY(val) (((val) & 0x01f) << 5) 116 1.1 freza 117 1.1 freza #endif /*_VIRTEX_DEV_TEMACREG_H_*/ 118