pic_pi.c revision 1.1 1 1.1 jmcneill /* $NetBSD: pic_pi.c,v 1.1 2024/01/20 21:36:00 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2024 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill /*
30 1.1 jmcneill * Processor interface interrupt controller. Top level controller for all
31 1.1 jmcneill * EXT interrupts.
32 1.1 jmcneill */
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/cdefs.h>
35 1.1 jmcneill
36 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: pic_pi.c,v 1.1 2024/01/20 21:36:00 jmcneill Exp $");
37 1.1 jmcneill
38 1.1 jmcneill #include <sys/param.h>
39 1.1 jmcneill #include <sys/intr.h>
40 1.1 jmcneill #include <sys/systm.h>
41 1.1 jmcneill #include <sys/bus.h>
42 1.1 jmcneill #include <sys/bitops.h>
43 1.1 jmcneill #include <machine/pio.h>
44 1.1 jmcneill #include <machine/intr.h>
45 1.1 jmcneill #include <arch/powerpc/pic/picvar.h>
46 1.1 jmcneill #include <machine/wii.h>
47 1.1 jmcneill
48 1.1 jmcneill static uint32_t pic_irqmask;
49 1.1 jmcneill static uint32_t pic_actmask;
50 1.1 jmcneill
51 1.1 jmcneill void pi_init_intr(void);
52 1.1 jmcneill
53 1.1 jmcneill #define WR4(reg, val) out32(reg, val)
54 1.1 jmcneill #define RD4(reg) in32(reg)
55 1.1 jmcneill
56 1.1 jmcneill static void
57 1.1 jmcneill pi_enable_irq(struct pic_ops *pic, int irq, int type)
58 1.1 jmcneill {
59 1.1 jmcneill pic_irqmask |= __BIT(irq);
60 1.1 jmcneill WR4(PI_INTMR, pic_irqmask & ~pic_actmask);
61 1.1 jmcneill }
62 1.1 jmcneill
63 1.1 jmcneill static void
64 1.1 jmcneill pi_disable_irq(struct pic_ops *pic, int irq)
65 1.1 jmcneill {
66 1.1 jmcneill pic_irqmask &= ~__BIT(irq);
67 1.1 jmcneill WR4(PI_INTMR, pic_irqmask & ~pic_actmask);
68 1.1 jmcneill }
69 1.1 jmcneill
70 1.1 jmcneill static int
71 1.1 jmcneill pi_get_irq(struct pic_ops *pic, int mode)
72 1.1 jmcneill {
73 1.1 jmcneill uint32_t raw, pend;
74 1.1 jmcneill int irq;
75 1.1 jmcneill
76 1.1 jmcneill raw = RD4(PI_INTSR);
77 1.1 jmcneill pend = raw & pic_irqmask;
78 1.1 jmcneill if (pend == 0) {
79 1.1 jmcneill return 255;
80 1.1 jmcneill }
81 1.1 jmcneill irq = ffs32(pend) - 1;
82 1.1 jmcneill
83 1.1 jmcneill pic_actmask |= __BIT(irq);
84 1.1 jmcneill WR4(PI_INTMR, pic_irqmask & ~pic_actmask);
85 1.1 jmcneill
86 1.1 jmcneill return irq;
87 1.1 jmcneill }
88 1.1 jmcneill
89 1.1 jmcneill static void
90 1.1 jmcneill pi_ack_irq(struct pic_ops *pic, int irq)
91 1.1 jmcneill {
92 1.1 jmcneill pic_actmask &= ~__BIT(irq);
93 1.1 jmcneill WR4(PI_INTMR, pic_irqmask & ~pic_actmask);
94 1.1 jmcneill WR4(PI_INTSR, __BIT(irq));
95 1.1 jmcneill }
96 1.1 jmcneill
97 1.1 jmcneill static struct pic_ops pic = {
98 1.1 jmcneill .pic_name = "pi",
99 1.1 jmcneill .pic_numintrs = 32,
100 1.1 jmcneill .pic_cookie = NULL,
101 1.1 jmcneill .pic_enable_irq = pi_enable_irq,
102 1.1 jmcneill .pic_reenable_irq = pi_enable_irq,
103 1.1 jmcneill .pic_disable_irq = pi_disable_irq,
104 1.1 jmcneill .pic_get_irq = pi_get_irq,
105 1.1 jmcneill .pic_ack_irq = pi_ack_irq,
106 1.1 jmcneill .pic_establish_irq = dummy_pic_establish_intr,
107 1.1 jmcneill };
108 1.1 jmcneill
109 1.1 jmcneill void
110 1.1 jmcneill pi_init_intr(void)
111 1.1 jmcneill {
112 1.1 jmcneill pic_irqmask = 0;
113 1.1 jmcneill pic_actmask = 0;
114 1.1 jmcneill
115 1.1 jmcneill /* Mask and clear all interrupts. */
116 1.1 jmcneill WR4(PI_INTMR, 0);
117 1.1 jmcneill WR4(PI_INTSR, ~0U);
118 1.1 jmcneill
119 1.1 jmcneill pic_add(&pic);
120 1.1 jmcneill }
121