Home | History | Annotate | Line # | Download | only in vr
vr4181aiureg.h revision 1.1
      1  1.1  igy /* $NetBSD: vr4181aiureg.h,v 1.1 2003/05/01 07:02:04 igy Exp $ */
      2  1.1  igy 
      3  1.1  igy /*
      4  1.1  igy  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5  1.1  igy  * All rights reserved.
      6  1.1  igy  *
      7  1.1  igy  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  igy  * by Naoto Shimazaki of YOKOGAWA Electric Corporation.
      9  1.1  igy  *
     10  1.1  igy  * Redistribution and use in source and binary forms, with or without
     11  1.1  igy  * modification, are permitted provided that the following conditions
     12  1.1  igy  * are met:
     13  1.1  igy  * 1. Redistributions of source code must retain the above copyright
     14  1.1  igy  *    notice, this list of conditions and the following disclaimer.
     15  1.1  igy  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  igy  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  igy  *    documentation and/or other materials provided with the distribution.
     18  1.1  igy  * 3. All advertising materials mentioning features or use of this software
     19  1.1  igy  *    must display the following acknowledgement:
     20  1.1  igy  *        This product includes software developed by the NetBSD
     21  1.1  igy  *        Foundation, Inc. and its contributors.
     22  1.1  igy  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  igy  *    contributors may be used to endorse or promote products derived
     24  1.1  igy  *    from this software without specific prior written permission.
     25  1.1  igy  *
     26  1.1  igy  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  igy  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  igy  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  igy  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  igy  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  igy  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  igy  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  igy  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  igy  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  igy  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  igy  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  igy  */
     38  1.1  igy 
     39  1.1  igy /*
     40  1.1  igy  *	VR4181 AIU (Audio Interface Unit) Registers definitions.
     41  1.1  igy  */
     42  1.1  igy 
     43  1.1  igy #define VR4181AIU_DCU1_BASE	0x0a000020
     44  1.1  igy #define VR4181AIU_DCU1_SIZE	0x28
     45  1.1  igy #define VR4181AIU_DCU2_BASE	0x0a000650
     46  1.1  igy #define VR4181AIU_DCU2_SIZE	0x18
     47  1.1  igy #define VR4181AIU_AIU_BASE	0x0b000160
     48  1.1  igy #define VR4181AIU_AIU_SIZE	0x20
     49  1.1  igy 
     50  1.1  igy 
     51  1.1  igy #define	VR4181AIU_SDMADAT_REG_W	0x00	/* speaker DMA data (10bit) */
     52  1.1  igy 
     53  1.1  igy #define	VR4181AIU_MDMADAT_REG_W	0x02	/* microphone DMA data (10bit) */
     54  1.1  igy 
     55  1.1  igy #define	VR4181AIU_DAVREF_SETUP_REG_W	0x004	/* D/A Vref setup */
     56  1.1  igy 
     57  1.1  igy #define	VR4181AIU_SODATA_REG_W	0x06	/* speaker output data (10bit) */
     58  1.1  igy 
     59  1.1  igy #define	VR4181AIU_SCNT_REG_W	0x08	/* speaker control */
     60  1.1  igy #define	 VR4181AIU_DAENAIU	0x8000	/* D/A enable */
     61  1.1  igy #define	 VR4181AIU_SSTATE	0x0008	/* speaker status */
     62  1.1  igy #define	 VR4181AIU_SSTOPEN	0x0002	/* speaker stop end
     63  1.1  igy 					   (1: 1 page, 0: 2 page) */
     64  1.1  igy 
     65  1.1  igy #define	VR4181AIU_SCNVC_END	0x0e	/* speaker convert rate */
     66  1.1  igy 
     67  1.1  igy #define	VR4181AIU_MIDAT_REG_W	0x10	/* microphone input data (10bit) */
     68  1.1  igy 
     69  1.1  igy #define	VR4181AIU_MCNT_REG_W	0x12	/* microphone control */
     70  1.1  igy #define	 VR4181AIU_ADENAIU	0x8000	/* A/D enable */
     71  1.1  igy #define	 VR4181AIU_MSTATE	0x0008	/* microphone status */
     72  1.1  igy #define	 VR4181AIU_MSTOPEN	0x0002	/* microphone stop end
     73  1.1  igy 					   (1: 1 page, 0: 2 page) */
     74  1.1  igy #define  VR4181AIU_ADREQAIU	0x0001	/* A/D Request */
     75  1.1  igy 
     76  1.1  igy #define	VR4181AIU_DVALID_REG_W	0x18	/* data valid */
     77  1.1  igy #define	 VR4181AIU_SODATV	0x0008	/* SODATREG valid */
     78  1.1  igy #define  VR4181AIU_SOMAV	0x0004	/* SDMADATREG valid */
     79  1.1  igy #define  VR4181AIU_MIDATV	0x0002	/* MIDATREG valid */
     80  1.1  igy #define  VR4181AIU_MDMAV	0x0001	/* MDMADATREG valid */
     81  1.1  igy 
     82  1.1  igy #define	VR4181AIU_SEQ_REG_W	0x1a	/* sequencer */
     83  1.1  igy #define	 VR4181AIU_AIURST	0x8000	/* AIU reset */
     84  1.1  igy #define  VR4181AIU_AIUMEN	0x0010	/* microphone enable */
     85  1.1  igy #define	 VR4181AIU_AIUSEN	0x0001	/* speaker enable */
     86  1.1  igy 
     87  1.1  igy #define	VR4181AIU_INT_REG_W	0x1c	/* interrupt */
     88  1.1  igy #define  VR4181AIU_MIDLEINTR	0x0200	/* microphone idle interrupt */
     89  1.1  igy #define  VR4181AIU_MSTINTR	0x0100	/* microphone set interrupt */
     90  1.1  igy #define  VR4181AIU_SIDLEINTR	0x0002	/* speaker idle interrupt */
     91  1.1  igy 
     92  1.1  igy #define	VR4181AIU_MCNVC_END	0x1e	/* microphone convert rate */
     93