Home | History | Annotate | Line # | Download | only in pci
gscpcib.c revision 1.12
      1  1.12    cegger /*	$NetBSD: gscpcib.c,v 1.12 2009/05/04 12:41:09 cegger Exp $	*/
      2   1.1  jmcneill /*	$OpenBSD: gscpcib.c,v 1.3 2004/10/05 19:02:33 grange Exp $	*/
      3   1.1  jmcneill /*
      4   1.1  jmcneill  * Copyright (c) 2004 Alexander Yurchenko <grange (at) openbsd.org>
      5   1.1  jmcneill  *
      6   1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      7   1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      8   1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
      9   1.1  jmcneill  *
     10   1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11   1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12   1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13   1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14   1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15   1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16   1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17   1.1  jmcneill  */
     18   1.1  jmcneill 
     19   1.1  jmcneill /*
     20   1.1  jmcneill  * Special driver for the National Semiconductor Geode SC1100 PCI-ISA bridge
     21   1.1  jmcneill  * that attaches instead of pcib(4). In addition to the core pcib(4)
     22   1.1  jmcneill  * functionality this driver provides support for the GPIO interface.
     23   1.1  jmcneill  */
     24   1.1  jmcneill 
     25   1.9     lukem #include <sys/cdefs.h>
     26  1.12    cegger __KERNEL_RCSID(0, "$NetBSD: gscpcib.c,v 1.12 2009/05/04 12:41:09 cegger Exp $");
     27   1.9     lukem 
     28   1.1  jmcneill #include <sys/param.h>
     29   1.1  jmcneill #include <sys/systm.h>
     30   1.1  jmcneill #include <sys/device.h>
     31   1.1  jmcneill #include <sys/gpio.h>
     32   1.1  jmcneill #include <sys/kernel.h>
     33   1.1  jmcneill 
     34   1.1  jmcneill #include <machine/bus.h>
     35   1.1  jmcneill 
     36   1.1  jmcneill #include <dev/pci/pcireg.h>
     37   1.1  jmcneill #include <dev/pci/pcivar.h>
     38   1.1  jmcneill #include <dev/pci/pcidevs.h>
     39   1.1  jmcneill 
     40   1.1  jmcneill #include <dev/gpio/gpiovar.h>
     41   1.1  jmcneill 
     42   1.1  jmcneill #include <i386/pci/gscpcibreg.h>
     43   1.1  jmcneill 
     44   1.1  jmcneill struct gscpcib_softc {
     45  1.10    dyoung 	bool sc_gpio_present;
     46  1.10    dyoung 
     47   1.1  jmcneill 	/* GPIO interface */
     48   1.1  jmcneill 	bus_space_tag_t sc_gpio_iot;
     49   1.1  jmcneill 	bus_space_handle_t sc_gpio_ioh;
     50   1.1  jmcneill 	struct gpio_chipset_tag sc_gpio_gc;
     51   1.1  jmcneill 	gpio_pin_t sc_gpio_pins[GSCGPIO_NPINS];
     52   1.1  jmcneill };
     53   1.1  jmcneill 
     54  1.11   xtraeme int	gscpcib_match(device_t, cfdata_t, void *);
     55  1.10    dyoung void	gscpcib_attach(device_t, device_t, void *);
     56  1.10    dyoung int	gscpcib_detach(device_t, int);
     57  1.10    dyoung void	gscpcib_childdetached(device_t, device_t);
     58   1.1  jmcneill 
     59   1.1  jmcneill int	gscpcib_gpio_pin_read(void *, int);
     60   1.1  jmcneill void	gscpcib_gpio_pin_write(void *, int, int);
     61   1.1  jmcneill void	gscpcib_gpio_pin_ctl(void *, int, int);
     62   1.1  jmcneill 
     63   1.1  jmcneill /* arch/i386/pci/pcib.c */
     64  1.10    dyoung void    pcibattach(device_t, device_t, void *);
     65   1.1  jmcneill 
     66  1.11   xtraeme CFATTACH_DECL2_NEW(gscpcib, sizeof(struct gscpcib_softc),
     67  1.10    dyoung 	gscpcib_match, gscpcib_attach, gscpcib_detach, NULL, NULL,
     68  1.10    dyoung 	gscpcib_childdetached);
     69   1.1  jmcneill 
     70   1.1  jmcneill extern struct cfdriver gscpcib_cd;
     71   1.1  jmcneill 
     72  1.10    dyoung void
     73  1.10    dyoung gscpcib_childdetached(device_t self, device_t child)
     74  1.10    dyoung {
     75  1.10    dyoung 	/* We hold no pointers to child devices, so there is nothing
     76  1.10    dyoung 	 * to do here.
     77  1.10    dyoung 	 */
     78  1.10    dyoung }
     79  1.10    dyoung 
     80   1.1  jmcneill int
     81  1.12    cegger gscpcib_match(device_t parent, cfdata_t match, void *aux)
     82   1.1  jmcneill {
     83   1.1  jmcneill 	struct pci_attach_args *pa = aux;
     84   1.1  jmcneill 
     85   1.1  jmcneill 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
     86   1.1  jmcneill 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
     87   1.1  jmcneill 		return (0);
     88   1.1  jmcneill 
     89   1.1  jmcneill 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS &&
     90   1.1  jmcneill 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NS_SC1100_ISA)
     91   1.1  jmcneill 		return (2);	/* supersede pcib(4) */
     92   1.1  jmcneill 
     93   1.1  jmcneill 	return (0);
     94   1.1  jmcneill }
     95   1.1  jmcneill 
     96   1.1  jmcneill void
     97  1.10    dyoung gscpcib_attach(device_t parent, device_t self, void *aux)
     98   1.1  jmcneill {
     99  1.10    dyoung 	struct gscpcib_softc *sc = device_private(self);
    100   1.1  jmcneill 	struct pci_attach_args *pa = aux;
    101   1.1  jmcneill 	struct gpiobus_attach_args gba;
    102   1.1  jmcneill 	pcireg_t gpiobase;
    103   1.1  jmcneill 	int i;
    104   1.1  jmcneill 
    105   1.1  jmcneill 	/* Map GPIO I/O space */
    106   1.1  jmcneill 	gpiobase = pci_conf_read(pa->pa_pc, pa->pa_tag, GSCGPIO_BASE);
    107   1.1  jmcneill 	sc->sc_gpio_iot = pa->pa_iot;
    108   1.1  jmcneill 	if (bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(gpiobase),
    109   1.1  jmcneill 	    GSCGPIO_SIZE, 0, &sc->sc_gpio_ioh)) {
    110   1.1  jmcneill 		printf(": failed to map GPIO I/O space");
    111   1.1  jmcneill 		goto corepcib;
    112   1.1  jmcneill 	}
    113   1.1  jmcneill 
    114   1.1  jmcneill 	/* Initialize pins array */
    115   1.1  jmcneill 	for (i = 0; i < GSCGPIO_NPINS; i++) {
    116   1.1  jmcneill 		sc->sc_gpio_pins[i].pin_num = i;
    117   1.1  jmcneill 		sc->sc_gpio_pins[i].pin_caps = GPIO_PIN_INPUT |
    118   1.1  jmcneill 		    GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN |
    119   1.1  jmcneill 		    GPIO_PIN_PUSHPULL | GPIO_PIN_TRISTATE |
    120   1.1  jmcneill 		    GPIO_PIN_PULLUP;
    121   1.1  jmcneill 
    122   1.1  jmcneill 		/* safe defaults */
    123   1.1  jmcneill 		sc->sc_gpio_pins[i].pin_flags = GPIO_PIN_TRISTATE;
    124   1.1  jmcneill 		sc->sc_gpio_pins[i].pin_state = GPIO_PIN_LOW;
    125   1.1  jmcneill 		gscpcib_gpio_pin_ctl(sc, i, sc->sc_gpio_pins[i].pin_flags);
    126   1.1  jmcneill 		gscpcib_gpio_pin_write(sc, i, sc->sc_gpio_pins[i].pin_state);
    127   1.1  jmcneill 	}
    128   1.1  jmcneill 
    129   1.1  jmcneill 	/* Create controller tag */
    130   1.1  jmcneill 	sc->sc_gpio_gc.gp_cookie = sc;
    131   1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_read = gscpcib_gpio_pin_read;
    132   1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_write = gscpcib_gpio_pin_write;
    133   1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_ctl = gscpcib_gpio_pin_ctl;
    134   1.1  jmcneill 
    135   1.1  jmcneill 	gba.gba_gc = &sc->sc_gpio_gc;
    136   1.1  jmcneill 	gba.gba_pins = sc->sc_gpio_pins;
    137   1.1  jmcneill 	gba.gba_npins = GSCGPIO_NPINS;
    138   1.1  jmcneill 
    139  1.10    dyoung 	sc->sc_gpio_present = true;
    140   1.1  jmcneill 
    141   1.1  jmcneill corepcib:
    142   1.1  jmcneill 	/* Provide core pcib(4) functionality */
    143   1.1  jmcneill 	pcibattach(parent, self, aux);
    144   1.1  jmcneill 
    145   1.1  jmcneill 	/* Attach GPIO framework */
    146  1.10    dyoung 	if (sc->sc_gpio_present)
    147  1.10    dyoung 		config_found_ia(self, "gpiobus", &gba, gpiobus_print);
    148  1.10    dyoung }
    149  1.10    dyoung 
    150  1.10    dyoung int
    151  1.10    dyoung gscpcib_detach(device_t self, int flags)
    152  1.10    dyoung {
    153  1.10    dyoung 	int rc;
    154  1.10    dyoung 	struct gscpcib_softc *sc = device_private(self);
    155  1.10    dyoung 
    156  1.10    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    157  1.10    dyoung 		return rc;
    158  1.10    dyoung 
    159  1.10    dyoung 	if (sc->sc_gpio_present)
    160  1.10    dyoung 		bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SIZE);
    161  1.10    dyoung 
    162  1.10    dyoung 	return rc;
    163   1.1  jmcneill }
    164   1.1  jmcneill 
    165   1.4     perry static inline void
    166   1.1  jmcneill gscpcib_gpio_pin_select(struct gscpcib_softc *sc, int pin)
    167   1.1  jmcneill {
    168   1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SEL, pin);
    169   1.1  jmcneill }
    170   1.1  jmcneill 
    171   1.1  jmcneill int
    172   1.1  jmcneill gscpcib_gpio_pin_read(void *arg, int pin)
    173   1.1  jmcneill {
    174   1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    175   1.1  jmcneill 	int reg, shift;
    176   1.5     perry 	uint32_t data;
    177   1.1  jmcneill 
    178   1.1  jmcneill 	reg = (pin < 32 ? GSCGPIO_GPDI0 : GSCGPIO_GPDI1);
    179   1.1  jmcneill 	shift = pin % 32;
    180   1.1  jmcneill 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
    181   1.1  jmcneill 
    182   1.1  jmcneill 	return ((data >> shift) & 0x1);
    183   1.1  jmcneill }
    184   1.1  jmcneill 
    185   1.1  jmcneill void
    186   1.1  jmcneill gscpcib_gpio_pin_write(void *arg, int pin, int value)
    187   1.1  jmcneill {
    188   1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    189   1.1  jmcneill 	int reg, shift;
    190   1.5     perry 	uint32_t data;
    191   1.1  jmcneill 
    192   1.1  jmcneill 	reg = (pin < 32 ? GSCGPIO_GPDO0 : GSCGPIO_GPDO1);
    193   1.1  jmcneill 	shift = pin % 32;
    194   1.1  jmcneill 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
    195   1.1  jmcneill 	if (value == 0)
    196   1.1  jmcneill 		data &= ~(1 << shift);
    197   1.1  jmcneill 	else if (value == 1)
    198   1.1  jmcneill 		data |= (1 << shift);
    199   1.1  jmcneill 
    200   1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
    201   1.1  jmcneill }
    202   1.1  jmcneill 
    203   1.1  jmcneill void
    204   1.1  jmcneill gscpcib_gpio_pin_ctl(void *arg, int pin, int flags)
    205   1.1  jmcneill {
    206   1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    207   1.5     perry 	uint32_t conf;
    208   1.1  jmcneill 
    209   1.1  jmcneill 	gscpcib_gpio_pin_select(sc, pin);
    210   1.1  jmcneill 	conf = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
    211   1.1  jmcneill 	    GSCGPIO_CONF);
    212   1.1  jmcneill 
    213   1.1  jmcneill 	conf &= ~(GSCGPIO_CONF_OUTPUTEN | GSCGPIO_CONF_PUSHPULL |
    214   1.1  jmcneill 	    GSCGPIO_CONF_PULLUP);
    215   1.1  jmcneill 	if ((flags & GPIO_PIN_TRISTATE) == 0)
    216   1.1  jmcneill 		conf |= GSCGPIO_CONF_OUTPUTEN;
    217   1.1  jmcneill 	if (flags & GPIO_PIN_PUSHPULL)
    218   1.1  jmcneill 		conf |= GSCGPIO_CONF_PUSHPULL;
    219   1.1  jmcneill 	if (flags & GPIO_PIN_PULLUP)
    220   1.1  jmcneill 		conf |= GSCGPIO_CONF_PULLUP;
    221   1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
    222   1.1  jmcneill 	    GSCGPIO_CONF, conf);
    223   1.1  jmcneill }
    224