gscpcib.c revision 1.17 1 1.17 sborrill /* $NetBSD: gscpcib.c,v 1.17 2011/09/04 15:05:26 sborrill Exp $ */
2 1.1 jmcneill /* $OpenBSD: gscpcib.c,v 1.3 2004/10/05 19:02:33 grange Exp $ */
3 1.1 jmcneill /*
4 1.1 jmcneill * Copyright (c) 2004 Alexander Yurchenko <grange (at) openbsd.org>
5 1.1 jmcneill *
6 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
7 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
8 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
9 1.1 jmcneill *
10 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 jmcneill */
18 1.1 jmcneill
19 1.1 jmcneill /*
20 1.1 jmcneill * Special driver for the National Semiconductor Geode SC1100 PCI-ISA bridge
21 1.1 jmcneill * that attaches instead of pcib(4). In addition to the core pcib(4)
22 1.1 jmcneill * functionality this driver provides support for the GPIO interface.
23 1.1 jmcneill */
24 1.1 jmcneill
25 1.9 lukem #include <sys/cdefs.h>
26 1.17 sborrill __KERNEL_RCSID(0, "$NetBSD: gscpcib.c,v 1.17 2011/09/04 15:05:26 sborrill Exp $");
27 1.9 lukem
28 1.1 jmcneill #include <sys/param.h>
29 1.1 jmcneill #include <sys/systm.h>
30 1.1 jmcneill #include <sys/device.h>
31 1.1 jmcneill #include <sys/gpio.h>
32 1.1 jmcneill #include <sys/kernel.h>
33 1.1 jmcneill
34 1.16 dyoung #include <sys/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcireg.h>
37 1.1 jmcneill #include <dev/pci/pcivar.h>
38 1.1 jmcneill #include <dev/pci/pcidevs.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/gpio/gpiovar.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <i386/pci/gscpcibreg.h>
43 1.13 mbalmer #include <arch/x86/pci/pcibvar.h>
44 1.1 jmcneill
45 1.1 jmcneill struct gscpcib_softc {
46 1.13 mbalmer struct pcib_softc sc_pcib;
47 1.13 mbalmer
48 1.10 dyoung bool sc_gpio_present;
49 1.14 dyoung device_t sc_gpiobus;
50 1.10 dyoung
51 1.1 jmcneill /* GPIO interface */
52 1.1 jmcneill bus_space_tag_t sc_gpio_iot;
53 1.1 jmcneill bus_space_handle_t sc_gpio_ioh;
54 1.1 jmcneill struct gpio_chipset_tag sc_gpio_gc;
55 1.1 jmcneill gpio_pin_t sc_gpio_pins[GSCGPIO_NPINS];
56 1.1 jmcneill };
57 1.1 jmcneill
58 1.11 xtraeme int gscpcib_match(device_t, cfdata_t, void *);
59 1.10 dyoung void gscpcib_attach(device_t, device_t, void *);
60 1.10 dyoung int gscpcib_detach(device_t, int);
61 1.14 dyoung int gscpcib_rescan(device_t, const char *, const int *);
62 1.14 dyoung void gscpcib_childdetached(device_t, device_t);
63 1.1 jmcneill
64 1.1 jmcneill int gscpcib_gpio_pin_read(void *, int);
65 1.1 jmcneill void gscpcib_gpio_pin_write(void *, int, int);
66 1.1 jmcneill void gscpcib_gpio_pin_ctl(void *, int, int);
67 1.1 jmcneill
68 1.14 dyoung CFATTACH_DECL3_NEW(gscpcib, sizeof(struct gscpcib_softc),
69 1.14 dyoung gscpcib_match, gscpcib_attach, gscpcib_detach, NULL, gscpcib_rescan,
70 1.14 dyoung gscpcib_childdetached, DVF_DETACH_SHUTDOWN);
71 1.1 jmcneill
72 1.14 dyoung extern struct cfdriver gscpcib_cd;
73 1.14 dyoung
74 1.14 dyoung void
75 1.14 dyoung gscpcib_childdetached(device_t self, device_t child)
76 1.14 dyoung {
77 1.14 dyoung struct gscpcib_softc *sc = device_private(self);
78 1.14 dyoung
79 1.14 dyoung if (sc->sc_gpiobus == child)
80 1.14 dyoung sc->sc_gpiobus = NULL;
81 1.14 dyoung else
82 1.14 dyoung pcibchilddet(self, child);
83 1.14 dyoung }
84 1.14 dyoung
85 1.14 dyoung int
86 1.14 dyoung gscpcib_rescan(device_t self, const char *ifattr, const int *loc)
87 1.14 dyoung {
88 1.17 sborrill #if NGPIO > 0
89 1.14 dyoung struct gscpcib_softc *sc = device_private(self);
90 1.14 dyoung
91 1.14 dyoung /* Attach GPIO framework */
92 1.14 dyoung if (sc->sc_gpio_present && ifattr_match(ifattr, "gpiobus") &&
93 1.14 dyoung sc->sc_gpiobus == NULL) {
94 1.14 dyoung struct gpiobus_attach_args gba;
95 1.14 dyoung
96 1.14 dyoung gba.gba_gc = &sc->sc_gpio_gc;
97 1.14 dyoung gba.gba_pins = sc->sc_gpio_pins;
98 1.14 dyoung gba.gba_npins = GSCGPIO_NPINS;
99 1.14 dyoung
100 1.14 dyoung sc->sc_gpiobus = config_found_sm_loc(self, "gpiobus", loc,
101 1.14 dyoung &gba, gpiobus_print, NULL);
102 1.14 dyoung return 0;
103 1.14 dyoung }
104 1.17 sborrill #endif
105 1.17 sborrill
106 1.14 dyoung return pcibrescan(self, ifattr, loc);
107 1.14 dyoung }
108 1.1 jmcneill
109 1.1 jmcneill int
110 1.12 cegger gscpcib_match(device_t parent, cfdata_t match, void *aux)
111 1.1 jmcneill {
112 1.1 jmcneill struct pci_attach_args *pa = aux;
113 1.1 jmcneill
114 1.1 jmcneill if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
115 1.1 jmcneill PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
116 1.1 jmcneill return (0);
117 1.1 jmcneill
118 1.1 jmcneill if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS &&
119 1.1 jmcneill PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NS_SC1100_ISA)
120 1.1 jmcneill return (2); /* supersede pcib(4) */
121 1.1 jmcneill
122 1.1 jmcneill return (0);
123 1.1 jmcneill }
124 1.1 jmcneill
125 1.1 jmcneill void
126 1.10 dyoung gscpcib_attach(device_t parent, device_t self, void *aux)
127 1.1 jmcneill {
128 1.10 dyoung struct gscpcib_softc *sc = device_private(self);
129 1.1 jmcneill struct pci_attach_args *pa = aux;
130 1.1 jmcneill pcireg_t gpiobase;
131 1.1 jmcneill int i;
132 1.1 jmcneill
133 1.1 jmcneill /* Map GPIO I/O space */
134 1.1 jmcneill gpiobase = pci_conf_read(pa->pa_pc, pa->pa_tag, GSCGPIO_BASE);
135 1.1 jmcneill sc->sc_gpio_iot = pa->pa_iot;
136 1.1 jmcneill if (bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(gpiobase),
137 1.1 jmcneill GSCGPIO_SIZE, 0, &sc->sc_gpio_ioh)) {
138 1.1 jmcneill printf(": failed to map GPIO I/O space");
139 1.1 jmcneill goto corepcib;
140 1.1 jmcneill }
141 1.1 jmcneill
142 1.1 jmcneill /* Initialize pins array */
143 1.1 jmcneill for (i = 0; i < GSCGPIO_NPINS; i++) {
144 1.1 jmcneill sc->sc_gpio_pins[i].pin_num = i;
145 1.1 jmcneill sc->sc_gpio_pins[i].pin_caps = GPIO_PIN_INPUT |
146 1.1 jmcneill GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN |
147 1.1 jmcneill GPIO_PIN_PUSHPULL | GPIO_PIN_TRISTATE |
148 1.1 jmcneill GPIO_PIN_PULLUP;
149 1.1 jmcneill
150 1.1 jmcneill /* safe defaults */
151 1.1 jmcneill sc->sc_gpio_pins[i].pin_flags = GPIO_PIN_TRISTATE;
152 1.1 jmcneill sc->sc_gpio_pins[i].pin_state = GPIO_PIN_LOW;
153 1.1 jmcneill gscpcib_gpio_pin_ctl(sc, i, sc->sc_gpio_pins[i].pin_flags);
154 1.1 jmcneill gscpcib_gpio_pin_write(sc, i, sc->sc_gpio_pins[i].pin_state);
155 1.1 jmcneill }
156 1.1 jmcneill
157 1.1 jmcneill /* Create controller tag */
158 1.1 jmcneill sc->sc_gpio_gc.gp_cookie = sc;
159 1.1 jmcneill sc->sc_gpio_gc.gp_pin_read = gscpcib_gpio_pin_read;
160 1.1 jmcneill sc->sc_gpio_gc.gp_pin_write = gscpcib_gpio_pin_write;
161 1.1 jmcneill sc->sc_gpio_gc.gp_pin_ctl = gscpcib_gpio_pin_ctl;
162 1.1 jmcneill
163 1.10 dyoung sc->sc_gpio_present = true;
164 1.1 jmcneill
165 1.1 jmcneill corepcib:
166 1.1 jmcneill /* Provide core pcib(4) functionality */
167 1.1 jmcneill pcibattach(parent, self, aux);
168 1.1 jmcneill
169 1.14 dyoung gscpcib_rescan(self, "gpiobus", NULL);
170 1.10 dyoung }
171 1.10 dyoung
172 1.10 dyoung int
173 1.10 dyoung gscpcib_detach(device_t self, int flags)
174 1.10 dyoung {
175 1.10 dyoung int rc;
176 1.10 dyoung struct gscpcib_softc *sc = device_private(self);
177 1.10 dyoung
178 1.10 dyoung if ((rc = config_detach_children(self, flags)) != 0)
179 1.10 dyoung return rc;
180 1.10 dyoung
181 1.14 dyoung if ((rc = pcibdetach(self, flags)) != 0)
182 1.14 dyoung return rc;
183 1.14 dyoung
184 1.10 dyoung if (sc->sc_gpio_present)
185 1.10 dyoung bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SIZE);
186 1.10 dyoung
187 1.10 dyoung return rc;
188 1.1 jmcneill }
189 1.1 jmcneill
190 1.4 perry static inline void
191 1.1 jmcneill gscpcib_gpio_pin_select(struct gscpcib_softc *sc, int pin)
192 1.1 jmcneill {
193 1.1 jmcneill bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SEL, pin);
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill int
197 1.1 jmcneill gscpcib_gpio_pin_read(void *arg, int pin)
198 1.1 jmcneill {
199 1.1 jmcneill struct gscpcib_softc *sc = arg;
200 1.1 jmcneill int reg, shift;
201 1.5 perry uint32_t data;
202 1.1 jmcneill
203 1.1 jmcneill reg = (pin < 32 ? GSCGPIO_GPDI0 : GSCGPIO_GPDI1);
204 1.1 jmcneill shift = pin % 32;
205 1.1 jmcneill data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
206 1.1 jmcneill
207 1.1 jmcneill return ((data >> shift) & 0x1);
208 1.1 jmcneill }
209 1.1 jmcneill
210 1.1 jmcneill void
211 1.1 jmcneill gscpcib_gpio_pin_write(void *arg, int pin, int value)
212 1.1 jmcneill {
213 1.1 jmcneill struct gscpcib_softc *sc = arg;
214 1.1 jmcneill int reg, shift;
215 1.5 perry uint32_t data;
216 1.1 jmcneill
217 1.1 jmcneill reg = (pin < 32 ? GSCGPIO_GPDO0 : GSCGPIO_GPDO1);
218 1.1 jmcneill shift = pin % 32;
219 1.1 jmcneill data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
220 1.1 jmcneill if (value == 0)
221 1.1 jmcneill data &= ~(1 << shift);
222 1.1 jmcneill else if (value == 1)
223 1.1 jmcneill data |= (1 << shift);
224 1.1 jmcneill
225 1.1 jmcneill bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
226 1.1 jmcneill }
227 1.1 jmcneill
228 1.1 jmcneill void
229 1.1 jmcneill gscpcib_gpio_pin_ctl(void *arg, int pin, int flags)
230 1.1 jmcneill {
231 1.1 jmcneill struct gscpcib_softc *sc = arg;
232 1.5 perry uint32_t conf;
233 1.1 jmcneill
234 1.1 jmcneill gscpcib_gpio_pin_select(sc, pin);
235 1.1 jmcneill conf = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
236 1.1 jmcneill GSCGPIO_CONF);
237 1.1 jmcneill
238 1.1 jmcneill conf &= ~(GSCGPIO_CONF_OUTPUTEN | GSCGPIO_CONF_PUSHPULL |
239 1.1 jmcneill GSCGPIO_CONF_PULLUP);
240 1.1 jmcneill if ((flags & GPIO_PIN_TRISTATE) == 0)
241 1.1 jmcneill conf |= GSCGPIO_CONF_OUTPUTEN;
242 1.1 jmcneill if (flags & GPIO_PIN_PUSHPULL)
243 1.1 jmcneill conf |= GSCGPIO_CONF_PUSHPULL;
244 1.1 jmcneill if (flags & GPIO_PIN_PULLUP)
245 1.1 jmcneill conf |= GSCGPIO_CONF_PULLUP;
246 1.1 jmcneill bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
247 1.1 jmcneill GSCGPIO_CONF, conf);
248 1.1 jmcneill }
249