Home | History | Annotate | Line # | Download | only in pci
gscpcib.c revision 1.8.38.1
      1  1.8.38.1        ad /*	$NetBSD: gscpcib.c,v 1.8.38.1 2007/12/26 19:42:24 ad Exp $	*/
      2       1.1  jmcneill /*	$OpenBSD: gscpcib.c,v 1.3 2004/10/05 19:02:33 grange Exp $	*/
      3       1.1  jmcneill /*
      4       1.1  jmcneill  * Copyright (c) 2004 Alexander Yurchenko <grange (at) openbsd.org>
      5       1.1  jmcneill  *
      6       1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      7       1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      8       1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
      9       1.1  jmcneill  *
     10       1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11       1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12       1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13       1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14       1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15       1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16       1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17       1.1  jmcneill  */
     18       1.1  jmcneill 
     19       1.1  jmcneill /*
     20       1.1  jmcneill  * Special driver for the National Semiconductor Geode SC1100 PCI-ISA bridge
     21       1.1  jmcneill  * that attaches instead of pcib(4). In addition to the core pcib(4)
     22       1.1  jmcneill  * functionality this driver provides support for the GPIO interface.
     23       1.1  jmcneill  */
     24       1.1  jmcneill 
     25  1.8.38.1        ad #include <sys/cdefs.h>
     26  1.8.38.1        ad __KERNEL_RCSID(0, "$NetBSD: gscpcib.c,v 1.8.38.1 2007/12/26 19:42:24 ad Exp $");
     27  1.8.38.1        ad 
     28       1.1  jmcneill #include <sys/param.h>
     29       1.1  jmcneill #include <sys/systm.h>
     30       1.1  jmcneill #include <sys/device.h>
     31       1.1  jmcneill #include <sys/gpio.h>
     32       1.1  jmcneill #include <sys/kernel.h>
     33       1.1  jmcneill 
     34       1.1  jmcneill #include <machine/bus.h>
     35       1.1  jmcneill 
     36       1.1  jmcneill #include <dev/pci/pcireg.h>
     37       1.1  jmcneill #include <dev/pci/pcivar.h>
     38       1.1  jmcneill #include <dev/pci/pcidevs.h>
     39       1.1  jmcneill 
     40       1.1  jmcneill #include <dev/gpio/gpiovar.h>
     41       1.1  jmcneill 
     42       1.1  jmcneill #include <i386/pci/gscpcibreg.h>
     43       1.1  jmcneill 
     44       1.1  jmcneill struct gscpcib_softc {
     45       1.1  jmcneill 	struct device sc_dev;
     46       1.1  jmcneill 
     47       1.1  jmcneill 	/* GPIO interface */
     48       1.1  jmcneill 	bus_space_tag_t sc_gpio_iot;
     49       1.1  jmcneill 	bus_space_handle_t sc_gpio_ioh;
     50       1.1  jmcneill 	struct gpio_chipset_tag sc_gpio_gc;
     51       1.1  jmcneill 	gpio_pin_t sc_gpio_pins[GSCGPIO_NPINS];
     52       1.1  jmcneill };
     53       1.1  jmcneill 
     54       1.1  jmcneill int	gscpcib_match(struct device *, struct cfdata *, void *);
     55       1.1  jmcneill void	gscpcib_attach(struct device *, struct device *, void *);
     56       1.1  jmcneill 
     57       1.1  jmcneill int	gscpcib_gpio_pin_read(void *, int);
     58       1.1  jmcneill void	gscpcib_gpio_pin_write(void *, int, int);
     59       1.1  jmcneill void	gscpcib_gpio_pin_ctl(void *, int, int);
     60       1.1  jmcneill 
     61       1.1  jmcneill /* arch/i386/pci/pcib.c */
     62       1.1  jmcneill void    pcibattach(struct device *, struct device *, void *);
     63       1.1  jmcneill 
     64       1.1  jmcneill CFATTACH_DECL(gscpcib, sizeof(struct gscpcib_softc),
     65       1.1  jmcneill 	gscpcib_match, gscpcib_attach, NULL, NULL);
     66       1.1  jmcneill 
     67       1.1  jmcneill extern struct cfdriver gscpcib_cd;
     68       1.1  jmcneill 
     69       1.1  jmcneill int
     70       1.8  christos gscpcib_match(struct device *parent, struct cfdata *match,
     71       1.7  christos     void *aux)
     72       1.1  jmcneill {
     73       1.1  jmcneill 	struct pci_attach_args *pa = aux;
     74       1.1  jmcneill 
     75       1.1  jmcneill 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
     76       1.1  jmcneill 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
     77       1.1  jmcneill 		return (0);
     78       1.1  jmcneill 
     79       1.1  jmcneill 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS &&
     80       1.1  jmcneill 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NS_SC1100_ISA)
     81       1.1  jmcneill 		return (2);	/* supersede pcib(4) */
     82       1.1  jmcneill 
     83       1.1  jmcneill 	return (0);
     84       1.1  jmcneill }
     85       1.1  jmcneill 
     86       1.1  jmcneill void
     87       1.1  jmcneill gscpcib_attach(struct device *parent, struct device *self, void *aux)
     88       1.1  jmcneill {
     89       1.1  jmcneill 	struct gscpcib_softc *sc = (struct gscpcib_softc *)self;
     90       1.1  jmcneill 	struct pci_attach_args *pa = aux;
     91       1.1  jmcneill 	struct gpiobus_attach_args gba;
     92       1.1  jmcneill 	pcireg_t gpiobase;
     93       1.1  jmcneill 	int i;
     94       1.1  jmcneill 	int gpio_present = 0;
     95       1.1  jmcneill 
     96       1.1  jmcneill 	/* Map GPIO I/O space */
     97       1.1  jmcneill 	gpiobase = pci_conf_read(pa->pa_pc, pa->pa_tag, GSCGPIO_BASE);
     98       1.1  jmcneill 	sc->sc_gpio_iot = pa->pa_iot;
     99       1.1  jmcneill 	if (bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(gpiobase),
    100       1.1  jmcneill 	    GSCGPIO_SIZE, 0, &sc->sc_gpio_ioh)) {
    101       1.1  jmcneill 		printf(": failed to map GPIO I/O space");
    102       1.1  jmcneill 		goto corepcib;
    103       1.1  jmcneill 	}
    104       1.1  jmcneill 
    105       1.1  jmcneill 	/* Initialize pins array */
    106       1.1  jmcneill 	for (i = 0; i < GSCGPIO_NPINS; i++) {
    107       1.1  jmcneill 		sc->sc_gpio_pins[i].pin_num = i;
    108       1.1  jmcneill 		sc->sc_gpio_pins[i].pin_caps = GPIO_PIN_INPUT |
    109       1.1  jmcneill 		    GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN |
    110       1.1  jmcneill 		    GPIO_PIN_PUSHPULL | GPIO_PIN_TRISTATE |
    111       1.1  jmcneill 		    GPIO_PIN_PULLUP;
    112       1.1  jmcneill 
    113       1.1  jmcneill 		/* safe defaults */
    114       1.1  jmcneill 		sc->sc_gpio_pins[i].pin_flags = GPIO_PIN_TRISTATE;
    115       1.1  jmcneill 		sc->sc_gpio_pins[i].pin_state = GPIO_PIN_LOW;
    116       1.1  jmcneill 		gscpcib_gpio_pin_ctl(sc, i, sc->sc_gpio_pins[i].pin_flags);
    117       1.1  jmcneill 		gscpcib_gpio_pin_write(sc, i, sc->sc_gpio_pins[i].pin_state);
    118       1.1  jmcneill 	}
    119       1.1  jmcneill 
    120       1.1  jmcneill 	/* Create controller tag */
    121       1.1  jmcneill 	sc->sc_gpio_gc.gp_cookie = sc;
    122       1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_read = gscpcib_gpio_pin_read;
    123       1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_write = gscpcib_gpio_pin_write;
    124       1.1  jmcneill 	sc->sc_gpio_gc.gp_pin_ctl = gscpcib_gpio_pin_ctl;
    125       1.1  jmcneill 
    126       1.1  jmcneill 	gba.gba_gc = &sc->sc_gpio_gc;
    127       1.1  jmcneill 	gba.gba_pins = sc->sc_gpio_pins;
    128       1.1  jmcneill 	gba.gba_npins = GSCGPIO_NPINS;
    129       1.1  jmcneill 
    130       1.1  jmcneill 	gpio_present = 1;
    131       1.1  jmcneill 
    132       1.1  jmcneill corepcib:
    133       1.1  jmcneill 	/* Provide core pcib(4) functionality */
    134       1.1  jmcneill 	pcibattach(parent, self, aux);
    135       1.1  jmcneill 
    136       1.1  jmcneill 	/* Attach GPIO framework */
    137       1.1  jmcneill 	if (gpio_present)
    138       1.2  drochner 		config_found_ia(&sc->sc_dev, "gpiobus", &gba, gpiobus_print);
    139       1.1  jmcneill }
    140       1.1  jmcneill 
    141       1.4     perry static inline void
    142       1.1  jmcneill gscpcib_gpio_pin_select(struct gscpcib_softc *sc, int pin)
    143       1.1  jmcneill {
    144       1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, GSCGPIO_SEL, pin);
    145       1.1  jmcneill }
    146       1.1  jmcneill 
    147       1.1  jmcneill int
    148       1.1  jmcneill gscpcib_gpio_pin_read(void *arg, int pin)
    149       1.1  jmcneill {
    150       1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    151       1.1  jmcneill 	int reg, shift;
    152       1.5     perry 	uint32_t data;
    153       1.1  jmcneill 
    154       1.1  jmcneill 	reg = (pin < 32 ? GSCGPIO_GPDI0 : GSCGPIO_GPDI1);
    155       1.1  jmcneill 	shift = pin % 32;
    156       1.1  jmcneill 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
    157       1.1  jmcneill 
    158       1.1  jmcneill 	return ((data >> shift) & 0x1);
    159       1.1  jmcneill }
    160       1.1  jmcneill 
    161       1.1  jmcneill void
    162       1.1  jmcneill gscpcib_gpio_pin_write(void *arg, int pin, int value)
    163       1.1  jmcneill {
    164       1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    165       1.1  jmcneill 	int reg, shift;
    166       1.5     perry 	uint32_t data;
    167       1.1  jmcneill 
    168       1.1  jmcneill 	reg = (pin < 32 ? GSCGPIO_GPDO0 : GSCGPIO_GPDO1);
    169       1.1  jmcneill 	shift = pin % 32;
    170       1.1  jmcneill 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
    171       1.1  jmcneill 	if (value == 0)
    172       1.1  jmcneill 		data &= ~(1 << shift);
    173       1.1  jmcneill 	else if (value == 1)
    174       1.1  jmcneill 		data |= (1 << shift);
    175       1.1  jmcneill 
    176       1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
    177       1.1  jmcneill }
    178       1.1  jmcneill 
    179       1.1  jmcneill void
    180       1.1  jmcneill gscpcib_gpio_pin_ctl(void *arg, int pin, int flags)
    181       1.1  jmcneill {
    182       1.1  jmcneill 	struct gscpcib_softc *sc = arg;
    183       1.5     perry 	uint32_t conf;
    184       1.1  jmcneill 
    185       1.1  jmcneill 	gscpcib_gpio_pin_select(sc, pin);
    186       1.1  jmcneill 	conf = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
    187       1.1  jmcneill 	    GSCGPIO_CONF);
    188       1.1  jmcneill 
    189       1.1  jmcneill 	conf &= ~(GSCGPIO_CONF_OUTPUTEN | GSCGPIO_CONF_PUSHPULL |
    190       1.1  jmcneill 	    GSCGPIO_CONF_PULLUP);
    191       1.1  jmcneill 	if ((flags & GPIO_PIN_TRISTATE) == 0)
    192       1.1  jmcneill 		conf |= GSCGPIO_CONF_OUTPUTEN;
    193       1.1  jmcneill 	if (flags & GPIO_PIN_PUSHPULL)
    194       1.1  jmcneill 		conf |= GSCGPIO_CONF_PUSHPULL;
    195       1.1  jmcneill 	if (flags & GPIO_PIN_PULLUP)
    196       1.1  jmcneill 		conf |= GSCGPIO_CONF_PULLUP;
    197       1.1  jmcneill 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh,
    198       1.1  jmcneill 	    GSCGPIO_CONF, conf);
    199       1.1  jmcneill }
    200