piixpcib.c revision 1.15 1 1.15 xtraeme /* $NetBSD: piixpcib.c,v 1.15 2008/05/05 11:49:40 xtraeme Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2004, 2006 The NetBSD Foundation, Inc.
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jmcneill * by Minoura Makoto, Matthew R. Green, and Jared D. McNeill.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.1 jmcneill /*
33 1.1 jmcneill * Intel PIIX4 PCI-ISA bridge device driver with CPU frequency scaling support
34 1.1 jmcneill *
35 1.1 jmcneill * Based on the FreeBSD 'smist' cpufreq driver by Bruno Ducrot
36 1.1 jmcneill */
37 1.1 jmcneill
38 1.1 jmcneill #include <sys/cdefs.h>
39 1.15 xtraeme __KERNEL_RCSID(0, "$NetBSD: piixpcib.c,v 1.15 2008/05/05 11:49:40 xtraeme Exp $");
40 1.1 jmcneill
41 1.1 jmcneill #include <sys/types.h>
42 1.1 jmcneill #include <sys/param.h>
43 1.1 jmcneill #include <sys/systm.h>
44 1.1 jmcneill #include <sys/device.h>
45 1.1 jmcneill #include <sys/sysctl.h>
46 1.1 jmcneill #include <machine/bus.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <machine/frame.h>
49 1.1 jmcneill #include <machine/bioscall.h>
50 1.1 jmcneill
51 1.1 jmcneill #include <dev/pci/pcivar.h>
52 1.1 jmcneill #include <dev/pci/pcireg.h>
53 1.1 jmcneill #include <dev/pci/pcidevs.h>
54 1.1 jmcneill
55 1.7 jmcneill #include <i386/pci/piixreg.h>
56 1.7 jmcneill
57 1.7 jmcneill #define PIIX4_PIRQRC 0x60
58 1.3 jmcneill
59 1.1 jmcneill struct piixpcib_softc {
60 1.15 xtraeme device_t sc_dev;
61 1.1 jmcneill
62 1.3 jmcneill pci_chipset_tag_t sc_pc;
63 1.3 jmcneill pcitag_t sc_pcitag;
64 1.3 jmcneill
65 1.1 jmcneill int sc_smi_cmd;
66 1.1 jmcneill int sc_smi_data;
67 1.1 jmcneill int sc_command;
68 1.1 jmcneill int sc_flags;
69 1.3 jmcneill
70 1.7 jmcneill bus_space_tag_t sc_iot;
71 1.7 jmcneill bus_space_handle_t sc_ioh;
72 1.7 jmcneill
73 1.7 jmcneill pcireg_t sc_pirqrc;
74 1.7 jmcneill uint8_t sc_elcr[2];
75 1.1 jmcneill };
76 1.1 jmcneill
77 1.15 xtraeme static int piixpcibmatch(device_t, cfdata_t, void *);
78 1.15 xtraeme static void piixpcibattach(device_t, device_t, void *);
79 1.1 jmcneill
80 1.12 dyoung static bool piixpcib_suspend(device_t PMF_FN_PROTO);
81 1.12 dyoung static bool piixpcib_resume(device_t PMF_FN_PROTO);
82 1.3 jmcneill
83 1.1 jmcneill static void speedstep_configure(struct piixpcib_softc *,
84 1.1 jmcneill struct pci_attach_args *);
85 1.1 jmcneill static int speedstep_sysctl_helper(SYSCTLFN_ARGS);
86 1.1 jmcneill
87 1.1 jmcneill struct piixpcib_softc *speedstep_cookie; /* XXX */
88 1.1 jmcneill
89 1.1 jmcneill /* Defined in arch/i386/pci/pcib.c. */
90 1.15 xtraeme extern void pcibattach(device_t, device_t, void *);
91 1.1 jmcneill
92 1.15 xtraeme CFATTACH_DECL_NEW(piixpcib, sizeof(struct piixpcib_softc),
93 1.1 jmcneill piixpcibmatch, piixpcibattach, NULL, NULL);
94 1.1 jmcneill
95 1.1 jmcneill /*
96 1.1 jmcneill * Autoconf callbacks.
97 1.1 jmcneill */
98 1.1 jmcneill static int
99 1.15 xtraeme piixpcibmatch(device_t parent, cfdata_t match, void *aux)
100 1.1 jmcneill {
101 1.15 xtraeme struct pci_attach_args *pa = aux;
102 1.1 jmcneill
103 1.1 jmcneill /* We are ISA bridge, of course */
104 1.1 jmcneill if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
105 1.2 jdc (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA &&
106 1.2 jdc PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_MISC)) {
107 1.1 jmcneill return 0;
108 1.1 jmcneill }
109 1.1 jmcneill
110 1.1 jmcneill /* Matches only Intel PIIX4 */
111 1.1 jmcneill if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
112 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
113 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_ISA: /* PIIX4 */
114 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC: /* PIIX4 in MX440 */
115 1.1 jmcneill return 10;
116 1.1 jmcneill }
117 1.1 jmcneill }
118 1.1 jmcneill
119 1.1 jmcneill return 0;
120 1.1 jmcneill }
121 1.1 jmcneill
122 1.1 jmcneill static void
123 1.15 xtraeme piixpcibattach(device_t parent, device_t self, void *aux)
124 1.1 jmcneill {
125 1.15 xtraeme struct pci_attach_args *pa = aux;
126 1.15 xtraeme struct piixpcib_softc *sc = device_private(self);
127 1.1 jmcneill
128 1.15 xtraeme sc->sc_dev = self;
129 1.3 jmcneill sc->sc_pc = pa->pa_pc;
130 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
131 1.7 jmcneill sc->sc_iot = pa->pa_iot;
132 1.3 jmcneill
133 1.1 jmcneill pcibattach(parent, self, aux);
134 1.1 jmcneill
135 1.1 jmcneill /* Set up SpeedStep. */
136 1.1 jmcneill speedstep_configure(sc, pa);
137 1.1 jmcneill
138 1.7 jmcneill /* Map edge/level control registers */
139 1.7 jmcneill if (bus_space_map(sc->sc_iot, PIIX_REG_ELCR, PIIX_REG_ELCR_SIZE, 0,
140 1.7 jmcneill &sc->sc_ioh)) {
141 1.15 xtraeme aprint_error_dev(self, "can't map edge/level control registers\n");
142 1.7 jmcneill return;
143 1.7 jmcneill }
144 1.7 jmcneill
145 1.11 jmcneill if (!pmf_device_register(self, piixpcib_suspend, piixpcib_resume))
146 1.11 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
147 1.3 jmcneill }
148 1.3 jmcneill
149 1.11 jmcneill static bool
150 1.12 dyoung piixpcib_suspend(device_t dv PMF_FN_ARGS)
151 1.3 jmcneill {
152 1.11 jmcneill struct piixpcib_softc *sc = device_private(dv);
153 1.11 jmcneill
154 1.11 jmcneill /* capture PIRQX route control registers */
155 1.11 jmcneill sc->sc_pirqrc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX4_PIRQRC);
156 1.11 jmcneill
157 1.11 jmcneill /* capture edge/level control registers */
158 1.11 jmcneill sc->sc_elcr[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh, 0);
159 1.11 jmcneill sc->sc_elcr[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh, 1);
160 1.11 jmcneill
161 1.11 jmcneill return true;
162 1.11 jmcneill }
163 1.3 jmcneill
164 1.11 jmcneill static bool
165 1.12 dyoung piixpcib_resume(device_t dv PMF_FN_ARGS)
166 1.11 jmcneill {
167 1.11 jmcneill struct piixpcib_softc *sc = device_private(dv);
168 1.6 jmcneill
169 1.11 jmcneill /* restore PIRQX route control registers */
170 1.11 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX4_PIRQRC, sc->sc_pirqrc);
171 1.7 jmcneill
172 1.11 jmcneill /* restore edge/level control registers */
173 1.11 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, 0, sc->sc_elcr[0]);
174 1.11 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, 1, sc->sc_elcr[1]);
175 1.3 jmcneill
176 1.11 jmcneill return true;
177 1.1 jmcneill }
178 1.1 jmcneill
179 1.1 jmcneill /*
180 1.1 jmcneill * Intel PIIX4 (SMI) SpeedStep support.
181 1.1 jmcneill */
182 1.1 jmcneill
183 1.1 jmcneill #define PIIXPCIB_GSIC 0x47534943
184 1.1 jmcneill #define PIIXPCIB_GETOWNER 0
185 1.1 jmcneill #define PIIXPCIB_GETSTATE 1
186 1.1 jmcneill #define PIIXPCIB_SETSTATE 2
187 1.1 jmcneill #define PIIXPCIB_GETFREQS 4
188 1.1 jmcneill
189 1.1 jmcneill #define PIIXPCIB_SPEEDSTEP_HIGH 0
190 1.1 jmcneill #define PIIXPCIB_SPEEDSTEP_LOW 1
191 1.1 jmcneill
192 1.1 jmcneill static void
193 1.1 jmcneill piixpcib_int15_gsic_call(int *sig, int *smicmd, int *cmd, int *smidata, int *flags)
194 1.1 jmcneill {
195 1.1 jmcneill struct bioscallregs regs;
196 1.1 jmcneill
197 1.1 jmcneill memset(®s, 0, sizeof(struct bioscallregs));
198 1.1 jmcneill regs.EAX = 0x0000e980; /* IST support */
199 1.1 jmcneill regs.EDX = PIIXPCIB_GSIC;
200 1.1 jmcneill bioscall(0x15, ®s);
201 1.1 jmcneill
202 1.1 jmcneill if (regs.EAX == PIIXPCIB_GSIC) {
203 1.1 jmcneill *sig = regs.EAX;
204 1.1 jmcneill *smicmd = regs.EBX & 0xff;
205 1.1 jmcneill *cmd = (regs.EBX >> 16) & 0xff;
206 1.1 jmcneill *smidata = regs.ECX;
207 1.1 jmcneill *flags = regs.EDX;
208 1.1 jmcneill } else
209 1.1 jmcneill *sig = *smicmd = *cmd = *smidata = *flags = -1;
210 1.1 jmcneill
211 1.1 jmcneill return;
212 1.1 jmcneill }
213 1.1 jmcneill
214 1.1 jmcneill static int
215 1.1 jmcneill piixpcib_set_ownership(struct piixpcib_softc *sc)
216 1.1 jmcneill {
217 1.1 jmcneill int rv;
218 1.1 jmcneill paddr_t pmagic;
219 1.1 jmcneill static char magic[] = "Copyright (c) 1999 Intel Corporation";
220 1.1 jmcneill
221 1.1 jmcneill pmagic = vtophys((vaddr_t)magic);
222 1.1 jmcneill
223 1.1 jmcneill __asm__ __volatile__(
224 1.1 jmcneill "movl $0, %%edi\n\t"
225 1.1 jmcneill "out %%al, (%%dx)\n"
226 1.1 jmcneill : "=D" (rv)
227 1.1 jmcneill : "a" (sc->sc_command),
228 1.1 jmcneill "b" (0),
229 1.1 jmcneill "c" (0),
230 1.1 jmcneill "d" (sc->sc_smi_cmd),
231 1.1 jmcneill "S" (pmagic)
232 1.1 jmcneill );
233 1.1 jmcneill
234 1.1 jmcneill return (rv ? ENXIO : 0);
235 1.1 jmcneill }
236 1.1 jmcneill
237 1.1 jmcneill static int
238 1.1 jmcneill piixpcib_getset_state(struct piixpcib_softc *sc, int *state, int function)
239 1.1 jmcneill {
240 1.1 jmcneill int new;
241 1.1 jmcneill int rv;
242 1.1 jmcneill int eax;
243 1.1 jmcneill
244 1.1 jmcneill #ifdef DIAGNOSTIC
245 1.1 jmcneill if (function != PIIXPCIB_GETSTATE &&
246 1.1 jmcneill function != PIIXPCIB_SETSTATE) {
247 1.15 xtraeme aprint_error_dev(sc->sc_dev, "GSI called with invalid function %d\n",
248 1.13 cegger function);
249 1.1 jmcneill return EINVAL;
250 1.1 jmcneill }
251 1.1 jmcneill #endif
252 1.1 jmcneill
253 1.1 jmcneill __asm__ __volatile__(
254 1.1 jmcneill "movl $0, %%edi\n\t"
255 1.1 jmcneill "out %%al, (%%dx)\n"
256 1.1 jmcneill : "=a" (eax),
257 1.1 jmcneill "=b" (new),
258 1.1 jmcneill "=D" (rv)
259 1.1 jmcneill : "a" (sc->sc_command),
260 1.1 jmcneill "b" (function),
261 1.1 jmcneill "c" (*state),
262 1.1 jmcneill "d" (sc->sc_smi_cmd),
263 1.1 jmcneill "S" (0)
264 1.1 jmcneill );
265 1.1 jmcneill
266 1.1 jmcneill *state = new & 1;
267 1.1 jmcneill
268 1.1 jmcneill switch (function) {
269 1.1 jmcneill case PIIXPCIB_GETSTATE:
270 1.1 jmcneill if (eax)
271 1.1 jmcneill return ENXIO;
272 1.1 jmcneill break;
273 1.1 jmcneill case PIIXPCIB_SETSTATE:
274 1.1 jmcneill if (rv)
275 1.1 jmcneill return ENXIO;
276 1.1 jmcneill break;
277 1.1 jmcneill }
278 1.1 jmcneill
279 1.1 jmcneill return 0;
280 1.1 jmcneill }
281 1.1 jmcneill
282 1.1 jmcneill static int
283 1.1 jmcneill piixpcib_get(struct piixpcib_softc *sc)
284 1.1 jmcneill {
285 1.1 jmcneill int rv;
286 1.1 jmcneill int state;
287 1.1 jmcneill
288 1.4 mrg state = 0; /* XXX gcc */
289 1.4 mrg
290 1.1 jmcneill rv = piixpcib_getset_state(sc, &state, PIIXPCIB_GETSTATE);
291 1.1 jmcneill if (rv)
292 1.1 jmcneill return rv;
293 1.1 jmcneill
294 1.1 jmcneill return state & 1;
295 1.1 jmcneill }
296 1.1 jmcneill
297 1.1 jmcneill static int
298 1.1 jmcneill piixpcib_set(struct piixpcib_softc *sc, int state)
299 1.1 jmcneill {
300 1.1 jmcneill int rv, s;
301 1.1 jmcneill int try;
302 1.1 jmcneill
303 1.1 jmcneill if (state != PIIXPCIB_SPEEDSTEP_HIGH &&
304 1.1 jmcneill state != PIIXPCIB_SPEEDSTEP_LOW)
305 1.1 jmcneill return ENXIO;
306 1.1 jmcneill if (piixpcib_get(sc) == state)
307 1.1 jmcneill return 0;
308 1.1 jmcneill
309 1.1 jmcneill try = 5;
310 1.1 jmcneill
311 1.1 jmcneill s = splhigh();
312 1.1 jmcneill
313 1.1 jmcneill do {
314 1.1 jmcneill rv = piixpcib_getset_state(sc, &state, PIIXPCIB_SETSTATE);
315 1.1 jmcneill if (rv)
316 1.1 jmcneill delay(200);
317 1.1 jmcneill } while (rv && --try);
318 1.1 jmcneill
319 1.1 jmcneill splx(s);
320 1.1 jmcneill
321 1.1 jmcneill return rv;
322 1.1 jmcneill }
323 1.1 jmcneill
324 1.1 jmcneill static void
325 1.9 christos speedstep_configure(struct piixpcib_softc *sc,
326 1.10 christos struct pci_attach_args *pa)
327 1.1 jmcneill {
328 1.1 jmcneill const struct sysctlnode *node, *ssnode;
329 1.1 jmcneill int sig, smicmd, cmd, smidata, flags;
330 1.1 jmcneill int rv;
331 1.1 jmcneill
332 1.1 jmcneill piixpcib_int15_gsic_call(&sig, &smicmd, &cmd, &smidata, &flags);
333 1.1 jmcneill
334 1.1 jmcneill if (sig != -1) {
335 1.1 jmcneill sc->sc_smi_cmd = smicmd;
336 1.1 jmcneill sc->sc_smi_data = smidata;
337 1.1 jmcneill if (cmd == 0x80) {
338 1.15 xtraeme aprint_debug_dev(sc->sc_dev, "GSIC returned cmd 0x80, should be 0x82\n");
339 1.1 jmcneill cmd = 0x82;
340 1.1 jmcneill }
341 1.1 jmcneill sc->sc_command = (sig & 0xffffff00) | (cmd & 0xff);
342 1.1 jmcneill sc->sc_flags = flags;
343 1.1 jmcneill } else {
344 1.1 jmcneill /* setup some defaults */
345 1.1 jmcneill sc->sc_smi_cmd = 0xb2;
346 1.1 jmcneill sc->sc_smi_data = 0xb3;
347 1.1 jmcneill sc->sc_command = 0x47534982;
348 1.1 jmcneill sc->sc_flags = 0;
349 1.1 jmcneill }
350 1.1 jmcneill
351 1.1 jmcneill if (piixpcib_set_ownership(sc) != 0) {
352 1.15 xtraeme aprint_error_dev(sc->sc_dev, "unable to claim ownership from the BIOS\n");
353 1.1 jmcneill return; /* If we can't claim ownership from the BIOS, bail */
354 1.1 jmcneill }
355 1.1 jmcneill
356 1.1 jmcneill /* Put in machdep.speedstep_state (0 for low, 1 for high). */
357 1.1 jmcneill if ((rv = sysctl_createv(NULL, 0, NULL, &node,
358 1.1 jmcneill CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
359 1.1 jmcneill NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL)) != 0)
360 1.1 jmcneill goto err;
361 1.1 jmcneill
362 1.1 jmcneill /* CTLFLAG_ANYWRITE? kernel option like EST? */
363 1.1 jmcneill if ((rv = sysctl_createv(NULL, 0, &node, &ssnode,
364 1.1 jmcneill CTLFLAG_READWRITE, CTLTYPE_INT, "speedstep_state", NULL,
365 1.1 jmcneill speedstep_sysctl_helper, 0, NULL, 0, CTL_CREATE,
366 1.1 jmcneill CTL_EOL)) != 0)
367 1.1 jmcneill goto err;
368 1.1 jmcneill
369 1.1 jmcneill /* XXX save the sc for IO tag/handle */
370 1.1 jmcneill speedstep_cookie = sc;
371 1.1 jmcneill
372 1.15 xtraeme aprint_verbose_dev(sc->sc_dev, "SpeedStep SMI enabled\n");
373 1.1 jmcneill return;
374 1.1 jmcneill
375 1.1 jmcneill err:
376 1.1 jmcneill aprint_normal("%s: sysctl_createv failed (rv = %d)\n", __func__, rv);
377 1.1 jmcneill }
378 1.1 jmcneill
379 1.1 jmcneill /*
380 1.1 jmcneill * get/set the SpeedStep state: 0 == low power, 1 == high power.
381 1.1 jmcneill */
382 1.1 jmcneill static int
383 1.1 jmcneill speedstep_sysctl_helper(SYSCTLFN_ARGS)
384 1.1 jmcneill {
385 1.1 jmcneill struct sysctlnode node;
386 1.1 jmcneill struct piixpcib_softc *sc;
387 1.1 jmcneill uint8_t state, state2;
388 1.1 jmcneill int ostate, nstate, error;
389 1.1 jmcneill
390 1.1 jmcneill sc = speedstep_cookie;
391 1.1 jmcneill error = 0;
392 1.1 jmcneill
393 1.1 jmcneill state = piixpcib_get(sc);
394 1.1 jmcneill if (state == PIIXPCIB_SPEEDSTEP_HIGH)
395 1.1 jmcneill ostate = 1;
396 1.1 jmcneill else
397 1.1 jmcneill ostate = 0;
398 1.1 jmcneill nstate = ostate;
399 1.1 jmcneill
400 1.1 jmcneill node = *rnode;
401 1.1 jmcneill node.sysctl_data = &nstate;
402 1.1 jmcneill
403 1.1 jmcneill error = sysctl_lookup(SYSCTLFN_CALL(&node));
404 1.1 jmcneill if (error || newp == NULL)
405 1.1 jmcneill goto out;
406 1.1 jmcneill
407 1.1 jmcneill /* Only two states are available */
408 1.1 jmcneill if (nstate != 0 && nstate != 1) {
409 1.1 jmcneill error = EINVAL;
410 1.1 jmcneill goto out;
411 1.1 jmcneill }
412 1.1 jmcneill
413 1.1 jmcneill state2 = piixpcib_get(sc);
414 1.1 jmcneill if (state2 == PIIXPCIB_SPEEDSTEP_HIGH)
415 1.1 jmcneill ostate = 1;
416 1.1 jmcneill else
417 1.1 jmcneill ostate = 0;
418 1.1 jmcneill
419 1.1 jmcneill if (ostate != nstate)
420 1.1 jmcneill {
421 1.1 jmcneill if (nstate == 0)
422 1.1 jmcneill state2 = PIIXPCIB_SPEEDSTEP_LOW;
423 1.1 jmcneill else
424 1.1 jmcneill state2 = PIIXPCIB_SPEEDSTEP_HIGH;
425 1.1 jmcneill
426 1.1 jmcneill error = piixpcib_set(sc, state2);
427 1.1 jmcneill }
428 1.1 jmcneill out:
429 1.1 jmcneill return (error);
430 1.1 jmcneill }
431