cpu.c revision 1.14 1 1.14 martin /* $NetBSD: cpu.c,v 1.14 2014/04/03 17:04:46 martin Exp $ */
2 1.1 cherry
3 1.1 cherry /*
4 1.1 cherry * Copyright (c) 2006 The NetBSD Foundation, Inc.
5 1.1 cherry * All rights reserved.
6 1.1 cherry *
7 1.1 cherry *
8 1.8 kiyohara * Author:
9 1.1 cherry *
10 1.1 cherry * Redistribution and use in source and binary forms, with or without
11 1.1 cherry * modification, are permitted provided that the following conditions
12 1.1 cherry * are met:
13 1.1 cherry * 1. Redistributions of source code must retain the above copyright
14 1.1 cherry * notice, this list of conditions and the following disclaimer.
15 1.1 cherry * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 cherry * notice, this list of conditions and the following disclaimer in the
17 1.1 cherry * documentation and/or other materials provided with the distribution.
18 1.1 cherry *
19 1.1 cherry * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 cherry * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 cherry * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 cherry * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 cherry * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 cherry * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 cherry * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 cherry * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 cherry * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 cherry * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 cherry * POSSIBILITY OF SUCH DAMAGE.
30 1.1 cherry */
31 1.1 cherry
32 1.1 cherry #include <sys/cdefs.h>
33 1.14 martin __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.14 2014/04/03 17:04:46 martin Exp $");
34 1.1 cherry
35 1.1 cherry #include <sys/param.h>
36 1.14 martin #include <sys/cpu.h>
37 1.1 cherry #include <sys/proc.h>
38 1.1 cherry #include <sys/systm.h>
39 1.1 cherry #include <sys/device.h>
40 1.8 kiyohara #include <sys/kmem.h>
41 1.1 cherry
42 1.8 kiyohara #include <dev/acpi/acpica.h>
43 1.8 kiyohara #include <dev/acpi/acpivar.h>
44 1.1 cherry
45 1.9 kiyohara #define MHz 1000000L
46 1.9 kiyohara #define GHz (1000L * MHz)
47 1.8 kiyohara
48 1.8 kiyohara struct cpu_info cpu_info_primary __aligned(CACHE_LINE_SIZE);
49 1.10 chs struct cpu_info *cpu_info_list = &cpu_info_primary;
50 1.8 kiyohara
51 1.1 cherry struct cpu_softc {
52 1.6 kiyohara device_t sc_dev; /* device tree glue */
53 1.1 cherry struct cpu_info *sc_info; /* pointer to CPU info */
54 1.1 cherry };
55 1.1 cherry
56 1.9 kiyohara static int cpu_match(device_t, cfdata_t, void *);
57 1.9 kiyohara static void cpu_attach(device_t, device_t, void *);
58 1.9 kiyohara
59 1.9 kiyohara static void identifycpu(struct cpu_softc *);
60 1.9 kiyohara
61 1.6 kiyohara CFATTACH_DECL_NEW(cpu, sizeof(struct cpu_softc),
62 1.1 cherry cpu_match, cpu_attach, NULL, NULL);
63 1.1 cherry
64 1.1 cherry
65 1.8 kiyohara static int
66 1.6 kiyohara cpu_match(device_t parent, cfdata_t match, void *aux)
67 1.1 cherry {
68 1.8 kiyohara
69 1.1 cherry return 1;
70 1.1 cherry }
71 1.1 cherry
72 1.8 kiyohara static void
73 1.6 kiyohara cpu_attach(device_t parent, device_t self, void *aux)
74 1.5 kiyohara {
75 1.8 kiyohara struct cpu_softc *sc = device_private(self);
76 1.8 kiyohara ACPI_MADT_LOCAL_SAPIC *sapic = (ACPI_MADT_LOCAL_SAPIC *)aux;
77 1.8 kiyohara struct cpu_info *ci;
78 1.8 kiyohara uint64_t lid;
79 1.8 kiyohara int id, eid;
80 1.8 kiyohara
81 1.8 kiyohara aprint_naive("\n");
82 1.8 kiyohara aprint_normal(": ProcessorID %d, Id %d, Eid %d%s\n",
83 1.8 kiyohara sapic->ProcessorId, sapic->Id, sapic->Eid,
84 1.8 kiyohara sapic->LapicFlags & ACPI_MADT_ENABLED ? "" : " (disabled)");
85 1.8 kiyohara
86 1.8 kiyohara /* Get current CPU Id */
87 1.8 kiyohara lid = ia64_get_lid();
88 1.8 kiyohara id = (lid & 0x00000000ff000000) >> 24;
89 1.8 kiyohara eid = (lid & 0x0000000000ff0000) >> 16;
90 1.8 kiyohara
91 1.8 kiyohara sc->sc_dev = self;
92 1.8 kiyohara if (id == sapic->Id && eid == sapic->Eid)
93 1.8 kiyohara ci = curcpu();
94 1.8 kiyohara else {
95 1.8 kiyohara ci = (struct cpu_info *)kmem_zalloc(sizeof(*ci), KM_NOSLEEP);
96 1.8 kiyohara if (ci == NULL) {
97 1.8 kiyohara aprint_error_dev(self, "memory alloc failed\n");
98 1.8 kiyohara return;
99 1.8 kiyohara }
100 1.8 kiyohara }
101 1.8 kiyohara sc->sc_info = ci;
102 1.1 cherry
103 1.8 kiyohara ci->ci_cpuid = sapic->ProcessorId;
104 1.8 kiyohara ci->ci_intrdepth = -1; /* need ? */
105 1.5 kiyohara ci->ci_dev = self;
106 1.8 kiyohara
107 1.9 kiyohara identifycpu(sc);
108 1.9 kiyohara
109 1.5 kiyohara return;
110 1.5 kiyohara }
111 1.9 kiyohara
112 1.9 kiyohara
113 1.9 kiyohara static void
114 1.9 kiyohara identifycpu(struct cpu_softc *sc)
115 1.9 kiyohara {
116 1.9 kiyohara uint64_t vendor[3];
117 1.9 kiyohara const char *family_name, *model_name;
118 1.9 kiyohara uint64_t features, tmp;
119 1.12 martin int revision, model, family;
120 1.11 kiyohara char bitbuf[32];
121 1.9 kiyohara extern uint64_t processor_frequency;
122 1.9 kiyohara
123 1.9 kiyohara /*
124 1.9 kiyohara * Assumes little-endian.
125 1.9 kiyohara */
126 1.9 kiyohara vendor[0] = ia64_get_cpuid(0);
127 1.9 kiyohara vendor[1] = ia64_get_cpuid(1);
128 1.9 kiyohara vendor[2] = '\0';
129 1.9 kiyohara
130 1.9 kiyohara tmp = ia64_get_cpuid(3);
131 1.12 martin /* number = (tmp >> 0) & 0xff; */
132 1.9 kiyohara revision = (tmp >> 8) & 0xff;
133 1.9 kiyohara model = (tmp >> 16) & 0xff;
134 1.9 kiyohara family = (tmp >> 24) & 0xff;
135 1.12 martin /* archrev = (tmp >> 32) & 0xff; */
136 1.9 kiyohara
137 1.9 kiyohara family_name = model_name = "unknown";
138 1.9 kiyohara switch (family) {
139 1.9 kiyohara case 0x07:
140 1.9 kiyohara family_name = "Itanium";
141 1.9 kiyohara model_name = "Merced";
142 1.9 kiyohara break;
143 1.9 kiyohara case 0x1f:
144 1.9 kiyohara family_name = "Itanium 2";
145 1.9 kiyohara switch (model) {
146 1.9 kiyohara case 0x00:
147 1.9 kiyohara model_name = "McKinley";
148 1.9 kiyohara break;
149 1.9 kiyohara case 0x01:
150 1.9 kiyohara /*
151 1.9 kiyohara * Deerfield is a low-voltage variant based on the
152 1.9 kiyohara * Madison core. We need circumstantial evidence
153 1.9 kiyohara * (i.e. the clock frequency) to identify those.
154 1.9 kiyohara * Allow for roughly 1% error margin.
155 1.9 kiyohara */
156 1.9 kiyohara tmp = processor_frequency >> 7;
157 1.9 kiyohara if ((processor_frequency - tmp) < 1*GHz &&
158 1.9 kiyohara (processor_frequency + tmp) >= 1*GHz)
159 1.9 kiyohara model_name = "Deerfield";
160 1.9 kiyohara else
161 1.9 kiyohara model_name = "Madison";
162 1.9 kiyohara break;
163 1.9 kiyohara case 0x02:
164 1.9 kiyohara model_name = "Madison II";
165 1.9 kiyohara break;
166 1.9 kiyohara }
167 1.9 kiyohara break;
168 1.9 kiyohara }
169 1.13 christos cpu_setmodel("%s", model_name);
170 1.9 kiyohara
171 1.9 kiyohara features = ia64_get_cpuid(4);
172 1.9 kiyohara
173 1.9 kiyohara aprint_normal_dev(sc->sc_dev, "%s (", model_name);
174 1.9 kiyohara if (processor_frequency) {
175 1.9 kiyohara aprint_normal("%ld.%02ld-MHz ",
176 1.9 kiyohara (processor_frequency + 4999) / MHz,
177 1.9 kiyohara ((processor_frequency + 4999) / (MHz/100)) % 100);
178 1.9 kiyohara }
179 1.9 kiyohara aprint_normal("%s)\n", family_name);
180 1.9 kiyohara aprint_normal_dev(sc->sc_dev, "Origin \"%s\", Revision %d\n",
181 1.9 kiyohara (char *)vendor, revision);
182 1.11 kiyohara
183 1.11 kiyohara #define IA64_FEATURES_BITMASK "\177\020" \
184 1.11 kiyohara "b\0LB\0" /* 'brl' instruction is implemented */ \
185 1.11 kiyohara "b\1SD\0" /* Processor implements sportaneous deferral */ \
186 1.11 kiyohara "b\2AO\0" /* Processor implements 16-byte atomic operations */ \
187 1.11 kiyohara "\0"
188 1.11 kiyohara snprintb(bitbuf, sizeof(bitbuf), IA64_FEATURES_BITMASK, features);
189 1.11 kiyohara aprint_normal_dev(sc->sc_dev, "Features %s\n", bitbuf);
190 1.9 kiyohara }
191