Home | History | Annotate | Line # | Download | only in dev
if_admsw.c revision 1.4
      1  1.4  dyoung /* $NetBSD: if_admsw.c,v 1.4 2008/02/07 01:21:52 dyoung Exp $ */
      2  1.1  dyoung 
      3  1.1  dyoung /*-
      4  1.1  dyoung  * Copyright (c) 2007 Ruslan Ermilov and Vsevolod Lobko.
      5  1.1  dyoung  * All rights reserved.
      6  1.1  dyoung  *
      7  1.1  dyoung  * Redistribution and use in source and binary forms, with or
      8  1.1  dyoung  * without modification, are permitted provided that the following
      9  1.1  dyoung  * conditions are met:
     10  1.1  dyoung  * 1. Redistributions of source code must retain the above copyright
     11  1.1  dyoung  *    notice, this list of conditions and the following disclaimer.
     12  1.1  dyoung  * 2. Redistributions in binary form must reproduce the above
     13  1.1  dyoung  *    copyright notice, this list of conditions and the following
     14  1.1  dyoung  *    disclaimer in the documentation and/or other materials provided
     15  1.1  dyoung  *    with the distribution.
     16  1.1  dyoung  * 3. The names of the authors may not be used to endorse or promote
     17  1.1  dyoung  *    products derived from this software without specific prior
     18  1.1  dyoung  *    written permission.
     19  1.1  dyoung  *
     20  1.1  dyoung  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY
     21  1.1  dyoung  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     22  1.1  dyoung  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     23  1.1  dyoung  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHORS
     24  1.1  dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,
     25  1.1  dyoung  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     26  1.1  dyoung  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
     27  1.1  dyoung  * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  dyoung  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     29  1.1  dyoung  * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
     30  1.1  dyoung  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     31  1.1  dyoung  * OF SUCH DAMAGE.
     32  1.1  dyoung  */
     33  1.1  dyoung /*
     34  1.1  dyoung  * Copyright (c) 2001 Wasabi Systems, Inc.
     35  1.1  dyoung  * All rights reserved.
     36  1.1  dyoung  *
     37  1.1  dyoung  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
     38  1.1  dyoung  *
     39  1.1  dyoung  * Redistribution and use in source and binary forms, with or without
     40  1.1  dyoung  * modification, are permitted provided that the following conditions
     41  1.1  dyoung  * are met:
     42  1.1  dyoung  * 1. Redistributions of source code must retain the above copyright
     43  1.1  dyoung  *    notice, this list of conditions and the following disclaimer.
     44  1.1  dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     45  1.1  dyoung  *    notice, this list of conditions and the following disclaimer in the
     46  1.1  dyoung  *    documentation and/or other materials provided with the distribution.
     47  1.1  dyoung  * 3. All advertising materials mentioning features or use of this software
     48  1.1  dyoung  *    must display the following acknowledgement:
     49  1.1  dyoung  *	This product includes software developed for the NetBSD Project by
     50  1.1  dyoung  *	Wasabi Systems, Inc.
     51  1.1  dyoung  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     52  1.1  dyoung  *    or promote products derived from this software without specific prior
     53  1.1  dyoung  *    written permission.
     54  1.1  dyoung  *
     55  1.1  dyoung  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     56  1.1  dyoung  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57  1.1  dyoung  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58  1.1  dyoung  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     59  1.1  dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60  1.1  dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61  1.1  dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62  1.1  dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63  1.1  dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64  1.1  dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65  1.1  dyoung  * POSSIBILITY OF SUCH DAMAGE.
     66  1.1  dyoung  */
     67  1.1  dyoung 
     68  1.1  dyoung /*
     69  1.1  dyoung  * Device driver for Alchemy Semiconductor Au1x00 Ethernet Media
     70  1.1  dyoung  * Access Controller.
     71  1.1  dyoung  *
     72  1.1  dyoung  * TODO:
     73  1.1  dyoung  *
     74  1.1  dyoung  *	Better Rx buffer management; we want to get new Rx buffers
     75  1.1  dyoung  *	to the chip more quickly than we currently do.
     76  1.1  dyoung  */
     77  1.1  dyoung 
     78  1.1  dyoung #include <sys/cdefs.h>
     79  1.4  dyoung __KERNEL_RCSID(0, "$NetBSD: if_admsw.c,v 1.4 2008/02/07 01:21:52 dyoung Exp $");
     80  1.1  dyoung 
     81  1.1  dyoung #include "bpfilter.h"
     82  1.1  dyoung 
     83  1.1  dyoung #include <sys/param.h>
     84  1.1  dyoung #include <sys/systm.h>
     85  1.1  dyoung #include <sys/callout.h>
     86  1.1  dyoung #include <sys/mbuf.h>
     87  1.1  dyoung #include <sys/malloc.h>
     88  1.1  dyoung #include <sys/kernel.h>
     89  1.1  dyoung #include <sys/socket.h>
     90  1.1  dyoung #include <sys/ioctl.h>
     91  1.1  dyoung #include <sys/errno.h>
     92  1.1  dyoung #include <sys/device.h>
     93  1.1  dyoung #include <sys/queue.h>
     94  1.1  dyoung 
     95  1.1  dyoung #include <prop/proplib.h>
     96  1.1  dyoung 
     97  1.1  dyoung #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
     98  1.1  dyoung 
     99  1.1  dyoung #include <net/if.h>
    100  1.1  dyoung #include <net/if_dl.h>
    101  1.1  dyoung #include <net/if_media.h>
    102  1.1  dyoung #include <net/if_ether.h>
    103  1.1  dyoung 
    104  1.1  dyoung #if NBPFILTER > 0
    105  1.1  dyoung #include <net/bpf.h>
    106  1.1  dyoung #endif
    107  1.1  dyoung 
    108  1.1  dyoung #include <machine/bus.h>
    109  1.1  dyoung #include <machine/intr.h>
    110  1.1  dyoung #include <machine/endian.h>
    111  1.1  dyoung 
    112  1.1  dyoung #include <dev/mii/mii.h>
    113  1.1  dyoung #include <dev/mii/miivar.h>
    114  1.1  dyoung 
    115  1.1  dyoung #include <sys/gpio.h>
    116  1.1  dyoung #include <dev/gpio/gpiovar.h>
    117  1.1  dyoung 
    118  1.1  dyoung #include <mips/adm5120/include/adm5120reg.h>
    119  1.1  dyoung #include <mips/adm5120/include/adm5120var.h>
    120  1.1  dyoung #include <mips/adm5120/include/adm5120_obiovar.h>
    121  1.1  dyoung #include <mips/adm5120/dev/if_admswreg.h>
    122  1.1  dyoung #include <mips/adm5120/dev/if_admswvar.h>
    123  1.1  dyoung 
    124  1.1  dyoung static uint8_t vlan_matrix[SW_DEVS] = {
    125  1.1  dyoung 	(1 << 6) | (1 << 0),		/* CPU + port0 */
    126  1.1  dyoung 	(1 << 6) | (1 << 1),		/* CPU + port1 */
    127  1.1  dyoung 	(1 << 6) | (1 << 2),		/* CPU + port2 */
    128  1.1  dyoung 	(1 << 6) | (1 << 3),		/* CPU + port3 */
    129  1.1  dyoung 	(1 << 6) | (1 << 4),		/* CPU + port4 */
    130  1.1  dyoung 	(1 << 6) | (1 << 5),		/* CPU + port5 */
    131  1.1  dyoung };
    132  1.1  dyoung 
    133  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
    134  1.1  dyoung #define	ADMSW_EVCNT_INCR(ev)	(ev)->ev_count++
    135  1.1  dyoung #else
    136  1.1  dyoung #define	ADMSW_EVCNT_INCR(ev)	/* nothing */
    137  1.1  dyoung #endif
    138  1.1  dyoung 
    139  1.1  dyoung static void	admsw_start(struct ifnet *);
    140  1.1  dyoung static void	admsw_watchdog(struct ifnet *);
    141  1.1  dyoung static int	admsw_ioctl(struct ifnet *, u_long, void *);
    142  1.1  dyoung static int	admsw_init(struct ifnet *);
    143  1.1  dyoung static void	admsw_stop(struct ifnet *, int);
    144  1.1  dyoung 
    145  1.1  dyoung static void	admsw_shutdown(void *);
    146  1.1  dyoung 
    147  1.1  dyoung static void	admsw_reset(struct admsw_softc *);
    148  1.1  dyoung static void	admsw_set_filter(struct admsw_softc *);
    149  1.1  dyoung 
    150  1.1  dyoung static int	admsw_intr(void *);
    151  1.1  dyoung static void	admsw_txintr(struct admsw_softc *, int);
    152  1.1  dyoung static void	admsw_rxintr(struct admsw_softc *, int);
    153  1.1  dyoung static int	admsw_add_rxbuf(struct admsw_softc *, int, int);
    154  1.1  dyoung #define	admsw_add_rxhbuf(sc, idx)	admsw_add_rxbuf(sc, idx, 1)
    155  1.1  dyoung #define	admsw_add_rxlbuf(sc, idx)	admsw_add_rxbuf(sc, idx, 0)
    156  1.1  dyoung 
    157  1.1  dyoung static int	admsw_mediachange(struct ifnet *);
    158  1.1  dyoung static void	admsw_mediastatus(struct ifnet *, struct ifmediareq *);
    159  1.1  dyoung 
    160  1.1  dyoung static int	admsw_match(struct device *, struct cfdata *, void *);
    161  1.1  dyoung static void	admsw_attach(struct device *, struct device *, void *);
    162  1.1  dyoung 
    163  1.1  dyoung CFATTACH_DECL(admsw, sizeof(struct admsw_softc),
    164  1.1  dyoung     admsw_match, admsw_attach, NULL, NULL);
    165  1.1  dyoung 
    166  1.1  dyoung static int
    167  1.1  dyoung admsw_match(struct device *parent, struct cfdata *cf, void *aux)
    168  1.1  dyoung {
    169  1.1  dyoung 	struct obio_attach_args *aa = aux;
    170  1.1  dyoung 
    171  1.1  dyoung 	return strcmp(aa->oba_name, cf->cf_name) == 0;
    172  1.1  dyoung }
    173  1.1  dyoung 
    174  1.1  dyoung #define	REG_READ(o)	bus_space_read_4(sc->sc_st, sc->sc_ioh, (o))
    175  1.1  dyoung #define	REG_WRITE(o,v)	bus_space_write_4(sc->sc_st, sc->sc_ioh, (o),(v))
    176  1.1  dyoung 
    177  1.1  dyoung 
    178  1.1  dyoung static void
    179  1.1  dyoung admsw_init_bufs(struct admsw_softc *sc)
    180  1.1  dyoung {
    181  1.1  dyoung 	int i;
    182  1.1  dyoung 	struct admsw_desc *desc;
    183  1.1  dyoung 
    184  1.1  dyoung 	for (i = 0; i < ADMSW_NTXHDESC; i++) {
    185  1.1  dyoung 		if (sc->sc_txhsoft[i].ds_mbuf != NULL) {
    186  1.1  dyoung 			m_freem(sc->sc_txhsoft[i].ds_mbuf);
    187  1.1  dyoung 			sc->sc_txhsoft[i].ds_mbuf = NULL;
    188  1.1  dyoung 		}
    189  1.1  dyoung 		desc = &sc->sc_txhdescs[i];
    190  1.1  dyoung 		desc->data = 0;
    191  1.1  dyoung 		desc->cntl = 0;
    192  1.1  dyoung 		desc->len = MAC_BUFLEN;
    193  1.1  dyoung 		desc->status = 0;
    194  1.1  dyoung 		ADMSW_CDTXHSYNC(sc, i,
    195  1.1  dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    196  1.1  dyoung 	}
    197  1.1  dyoung 	sc->sc_txhdescs[ADMSW_NTXHDESC - 1].data |= ADM5120_DMA_RINGEND;
    198  1.1  dyoung 	ADMSW_CDTXHSYNC(sc, ADMSW_NTXHDESC - 1,
    199  1.1  dyoung 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    200  1.1  dyoung 
    201  1.1  dyoung 	for (i = 0; i < ADMSW_NRXHDESC; i++) {
    202  1.1  dyoung 		if (sc->sc_rxhsoft[i].ds_mbuf == NULL) {
    203  1.1  dyoung 			if (admsw_add_rxhbuf(sc, i) != 0)
    204  1.1  dyoung 				panic("admsw_init_bufs\n");
    205  1.1  dyoung 		} else
    206  1.1  dyoung 			ADMSW_INIT_RXHDESC(sc, i);
    207  1.1  dyoung 	}
    208  1.1  dyoung 
    209  1.1  dyoung 	for (i = 0; i < ADMSW_NTXLDESC; i++) {
    210  1.1  dyoung 		if (sc->sc_txlsoft[i].ds_mbuf != NULL) {
    211  1.1  dyoung 			m_freem(sc->sc_txlsoft[i].ds_mbuf);
    212  1.1  dyoung 			sc->sc_txlsoft[i].ds_mbuf = NULL;
    213  1.1  dyoung 		}
    214  1.1  dyoung 		desc = &sc->sc_txldescs[i];
    215  1.1  dyoung 		desc->data = 0;
    216  1.1  dyoung 		desc->cntl = 0;
    217  1.1  dyoung 		desc->len = MAC_BUFLEN;
    218  1.1  dyoung 		desc->status = 0;
    219  1.1  dyoung 		ADMSW_CDTXLSYNC(sc, i,
    220  1.1  dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    221  1.1  dyoung 	}
    222  1.1  dyoung 	sc->sc_txldescs[ADMSW_NTXLDESC - 1].data |= ADM5120_DMA_RINGEND;
    223  1.1  dyoung 	ADMSW_CDTXLSYNC(sc, ADMSW_NTXLDESC - 1,
    224  1.1  dyoung 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    225  1.1  dyoung 
    226  1.1  dyoung 	for (i = 0; i < ADMSW_NRXLDESC; i++) {
    227  1.1  dyoung 		if (sc->sc_rxlsoft[i].ds_mbuf == NULL) {
    228  1.1  dyoung 			if (admsw_add_rxlbuf(sc, i) != 0)
    229  1.1  dyoung 				panic("admsw_init_bufs\n");
    230  1.1  dyoung 		} else
    231  1.1  dyoung 			ADMSW_INIT_RXLDESC(sc, i);
    232  1.1  dyoung 	}
    233  1.1  dyoung 
    234  1.1  dyoung 	REG_WRITE(SEND_HBADDR_REG, ADMSW_CDTXHADDR(sc, 0));
    235  1.1  dyoung 	REG_WRITE(SEND_LBADDR_REG, ADMSW_CDTXLADDR(sc, 0));
    236  1.1  dyoung 	REG_WRITE(RECV_HBADDR_REG, ADMSW_CDRXHADDR(sc, 0));
    237  1.1  dyoung 	REG_WRITE(RECV_LBADDR_REG, ADMSW_CDRXLADDR(sc, 0));
    238  1.1  dyoung 
    239  1.1  dyoung 	sc->sc_txfree = ADMSW_NTXLDESC;
    240  1.1  dyoung 	sc->sc_txnext = 0;
    241  1.1  dyoung 	sc->sc_txdirty = 0;
    242  1.1  dyoung 	sc->sc_rxptr = 0;
    243  1.1  dyoung }
    244  1.1  dyoung 
    245  1.1  dyoung static void
    246  1.1  dyoung admsw_setvlan(struct admsw_softc *sc, char matrix[6])
    247  1.1  dyoung {
    248  1.1  dyoung 	uint32_t i;
    249  1.1  dyoung 
    250  1.1  dyoung 	i = matrix[0] + (matrix[1] << 8) + (matrix[2] << 16) + (matrix[3] << 24);
    251  1.1  dyoung 	REG_WRITE(VLAN_G1_REG, i);
    252  1.1  dyoung 	i = matrix[4] + (matrix[5] << 8);
    253  1.1  dyoung 	REG_WRITE(VLAN_G2_REG, i);
    254  1.1  dyoung }
    255  1.1  dyoung 
    256  1.1  dyoung static void
    257  1.1  dyoung admsw_reset(struct admsw_softc *sc)
    258  1.1  dyoung {
    259  1.1  dyoung 	uint32_t wdog1;
    260  1.1  dyoung 	int i;
    261  1.1  dyoung 
    262  1.1  dyoung 	REG_WRITE(PORT_CONF0_REG,
    263  1.1  dyoung 	    REG_READ(PORT_CONF0_REG) | PORT_CONF0_DP_MASK);
    264  1.1  dyoung 	REG_WRITE(CPUP_CONF_REG,
    265  1.1  dyoung 	    REG_READ(CPUP_CONF_REG) | CPUP_CONF_DCPUP);
    266  1.1  dyoung 
    267  1.1  dyoung         /* Wait for DMA to complete.  Overkill.  In 3ms, we can
    268  1.1  dyoung          * send at least two entire 1500-byte packets at 10 Mb/s.
    269  1.1  dyoung 	 */
    270  1.1  dyoung 	DELAY(3000);
    271  1.1  dyoung 
    272  1.1  dyoung         /* The datasheet recommends that we move all PHYs to reset
    273  1.1  dyoung          * state prior to software reset.
    274  1.1  dyoung 	 */
    275  1.1  dyoung 	REG_WRITE(PHY_CNTL2_REG,
    276  1.1  dyoung 	    REG_READ(PHY_CNTL2_REG) & ~PHY_CNTL2_PHYR_MASK);
    277  1.1  dyoung 
    278  1.1  dyoung 	/* Reset the switch. */
    279  1.1  dyoung 	REG_WRITE(ADMSW_SW_RES, 0x1);
    280  1.1  dyoung 
    281  1.1  dyoung 	DELAY(100 * 1000);
    282  1.1  dyoung 
    283  1.1  dyoung 	REG_WRITE(ADMSW_BOOT_DONE, ADMSW_BOOT_DONE_BO);
    284  1.1  dyoung 
    285  1.1  dyoung 	/* begin old code */
    286  1.1  dyoung 	REG_WRITE(CPUP_CONF_REG,
    287  1.1  dyoung 	    CPUP_CONF_DCPUP | CPUP_CONF_CRCP | CPUP_CONF_DUNP_MASK |
    288  1.1  dyoung 	    CPUP_CONF_DMCP_MASK);
    289  1.1  dyoung 
    290  1.1  dyoung 	REG_WRITE(PORT_CONF0_REG, PORT_CONF0_EMCP_MASK | PORT_CONF0_EMBP_MASK);
    291  1.1  dyoung 
    292  1.1  dyoung 	REG_WRITE(PHY_CNTL2_REG,
    293  1.1  dyoung 	    REG_READ(PHY_CNTL2_REG) | PHY_CNTL2_ANE_MASK | PHY_CNTL2_PHYR_MASK |
    294  1.1  dyoung 	    PHY_CNTL2_AMDIX_MASK);
    295  1.1  dyoung 
    296  1.1  dyoung 	REG_WRITE(PHY_CNTL3_REG, REG_READ(PHY_CNTL3_REG) | PHY_CNTL3_RNT);
    297  1.1  dyoung 
    298  1.1  dyoung 	REG_WRITE(ADMSW_INT_MASK, INT_MASK);
    299  1.1  dyoung 	REG_WRITE(ADMSW_INT_ST, INT_MASK);
    300  1.1  dyoung 
    301  1.1  dyoung 	/*
    302  1.1  dyoung 	 * While in DDB, we stop servicing interrupts, RX ring
    303  1.1  dyoung 	 * fills up and when free block counter falls behind FC
    304  1.1  dyoung 	 * threshold, the switch starts to emit 802.3x PAUSE
    305  1.1  dyoung 	 * frames.  This can upset peer switches.
    306  1.1  dyoung 	 *
    307  1.1  dyoung 	 * Stop this from happening by disabling FC and D2
    308  1.1  dyoung 	 * thresholds.
    309  1.1  dyoung 	 */
    310  1.1  dyoung 	REG_WRITE(FC_TH_REG,
    311  1.1  dyoung 	    REG_READ(FC_TH_REG) & ~(FC_TH_FCS_MASK | FC_TH_D2S_MASK));
    312  1.1  dyoung 
    313  1.1  dyoung 	admsw_setvlan(sc, vlan_matrix);
    314  1.1  dyoung 
    315  1.1  dyoung 	for (i = 0; i < SW_DEVS; i++) {
    316  1.1  dyoung 		REG_WRITE(MAC_WT1_REG,
    317  1.1  dyoung 		    sc->sc_enaddr[2] |
    318  1.1  dyoung 		    (sc->sc_enaddr[3]<<8) |
    319  1.1  dyoung 		    (sc->sc_enaddr[4]<<16) |
    320  1.1  dyoung 		    ((sc->sc_enaddr[5]+i)<<24));
    321  1.1  dyoung 		REG_WRITE(MAC_WT0_REG, (i<<MAC_WT0_VLANID_SHIFT) |
    322  1.1  dyoung 		    (sc->sc_enaddr[0]<<16) | (sc->sc_enaddr[1]<<24) |
    323  1.1  dyoung 		    MAC_WT0_WRITE | MAC_WT0_VLANID_EN);
    324  1.1  dyoung 
    325  1.1  dyoung 		while (!(REG_READ(MAC_WT0_REG) & MAC_WT0_WRITE_DONE));
    326  1.1  dyoung 	}
    327  1.1  dyoung 	wdog1 = REG_READ(ADM5120_WDOG1);
    328  1.1  dyoung 	REG_WRITE(ADM5120_WDOG1, wdog1 & ~ADM5120_WDOG1_WDE);
    329  1.1  dyoung }
    330  1.1  dyoung 
    331  1.1  dyoung static void
    332  1.1  dyoung admsw_attach(struct device *parent, struct device *self, void *aux)
    333  1.1  dyoung {
    334  1.1  dyoung 	uint8_t enaddr[ETHER_ADDR_LEN];
    335  1.1  dyoung 	struct admsw_softc *sc = (void *) self;
    336  1.1  dyoung 	struct obio_attach_args *aa = aux;
    337  1.1  dyoung 	struct ifnet *ifp;
    338  1.1  dyoung 	bus_dma_segment_t seg;
    339  1.1  dyoung 	int error, i, rseg;
    340  1.1  dyoung 	prop_data_t pd;
    341  1.1  dyoung 
    342  1.1  dyoung 	printf(": ADM5120 Switch Engine, %d ports\n", SW_DEVS);
    343  1.1  dyoung 
    344  1.1  dyoung 	sc->sc_dmat = aa->oba_dt;
    345  1.1  dyoung 	sc->sc_st = aa->oba_st;
    346  1.1  dyoung 
    347  1.1  dyoung 	pd = prop_dictionary_get(device_properties(&sc->sc_dev), "mac-addr");
    348  1.1  dyoung 
    349  1.1  dyoung 	if (pd == NULL) {
    350  1.1  dyoung 		enaddr[0] = 0x02;
    351  1.1  dyoung 		enaddr[1] = 0xaa;
    352  1.1  dyoung 		enaddr[2] = 0xbb;
    353  1.1  dyoung 		enaddr[3] = 0xcc;
    354  1.1  dyoung 		enaddr[4] = 0xdd;
    355  1.1  dyoung 		enaddr[5] = 0xee;
    356  1.1  dyoung 	} else
    357  1.1  dyoung 		memcpy(enaddr, prop_data_data_nocopy(pd), sizeof(enaddr));
    358  1.1  dyoung 
    359  1.1  dyoung 	memcpy(sc->sc_enaddr, enaddr, sizeof(sc->sc_enaddr));
    360  1.1  dyoung 
    361  1.1  dyoung 	printf("%s: base Ethernet address %s\n", sc->sc_dev.dv_xname,
    362  1.1  dyoung 	    ether_sprintf(enaddr));
    363  1.1  dyoung 
    364  1.1  dyoung 	/* Map the device. */
    365  1.1  dyoung 	if (bus_space_map(sc->sc_st, aa->oba_addr, 512, 0, &sc->sc_ioh) != 0) {
    366  1.1  dyoung 		printf("%s: unable to map device\n", device_xname(&sc->sc_dev));
    367  1.1  dyoung 		return;
    368  1.1  dyoung 	}
    369  1.1  dyoung 
    370  1.1  dyoung 	/* Hook up the interrupt handler. */
    371  1.1  dyoung 	sc->sc_ih = adm5120_intr_establish(aa->oba_irq, INTR_IRQ, admsw_intr, sc);
    372  1.1  dyoung 
    373  1.1  dyoung 	if (sc->sc_ih == NULL) {
    374  1.1  dyoung 		printf("%s: unable to register interrupt handler\n",
    375  1.1  dyoung 		    sc->sc_dev.dv_xname);
    376  1.1  dyoung 		return;
    377  1.1  dyoung 	}
    378  1.1  dyoung 
    379  1.1  dyoung 	/*
    380  1.1  dyoung 	 * Allocate the control data structures, and create and load the
    381  1.1  dyoung 	 * DMA map for it.
    382  1.1  dyoung 	 */
    383  1.1  dyoung 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    384  1.1  dyoung 	    sizeof(struct admsw_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    385  1.1  dyoung 	    0)) != 0) {
    386  1.1  dyoung 		printf("%s: unable to allocate control data, error = %d\n",
    387  1.1  dyoung 		    sc->sc_dev.dv_xname, error);
    388  1.1  dyoung 		return;
    389  1.1  dyoung 	}
    390  1.1  dyoung 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    391  1.1  dyoung 	    sizeof(struct admsw_control_data), (void *)&sc->sc_control_data,
    392  1.1  dyoung 	    0)) != 0) {
    393  1.1  dyoung 		printf("%s: unable to map control data, error = %d\n",
    394  1.1  dyoung 		    sc->sc_dev.dv_xname, error);
    395  1.1  dyoung 		return;
    396  1.1  dyoung 	}
    397  1.1  dyoung 	if ((error = bus_dmamap_create(sc->sc_dmat,
    398  1.1  dyoung 	    sizeof(struct admsw_control_data), 1,
    399  1.1  dyoung 	    sizeof(struct admsw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    400  1.1  dyoung 		printf("%s: unable to create control data DMA map, "
    401  1.1  dyoung 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    402  1.1  dyoung 		return;
    403  1.1  dyoung 	}
    404  1.1  dyoung 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    405  1.1  dyoung 	    sc->sc_control_data, sizeof(struct admsw_control_data), NULL,
    406  1.1  dyoung 	    0)) != 0) {
    407  1.1  dyoung 		printf("%s: unable to load control data DMA map, error = %d\n",
    408  1.1  dyoung 		    sc->sc_dev.dv_xname, error);
    409  1.1  dyoung 		return;
    410  1.1  dyoung 	}
    411  1.1  dyoung 
    412  1.1  dyoung 	/*
    413  1.1  dyoung 	 * Create the transmit buffer DMA maps.
    414  1.1  dyoung 	 */
    415  1.1  dyoung 	for (i = 0; i < ADMSW_NTXHDESC; i++) {
    416  1.1  dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    417  1.1  dyoung 		    2, MCLBYTES, 0, 0,
    418  1.1  dyoung 		    &sc->sc_txhsoft[i].ds_dmamap)) != 0) {
    419  1.1  dyoung 			printf("%s: unable to create txh DMA map %d, "
    420  1.1  dyoung 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    421  1.1  dyoung 			return;
    422  1.1  dyoung 		}
    423  1.1  dyoung 		sc->sc_txhsoft[i].ds_mbuf = NULL;
    424  1.1  dyoung 	}
    425  1.1  dyoung 	for (i = 0; i < ADMSW_NTXLDESC; i++) {
    426  1.1  dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    427  1.1  dyoung 		    2, MCLBYTES, 0, 0,
    428  1.1  dyoung 		    &sc->sc_txlsoft[i].ds_dmamap)) != 0) {
    429  1.1  dyoung 			printf("%s: unable to create txl DMA map %d, "
    430  1.1  dyoung 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    431  1.1  dyoung 			return;
    432  1.1  dyoung 		}
    433  1.1  dyoung 		sc->sc_txlsoft[i].ds_mbuf = NULL;
    434  1.1  dyoung 	}
    435  1.1  dyoung 
    436  1.1  dyoung 	/*
    437  1.1  dyoung 	 * Create the receive buffer DMA maps.
    438  1.1  dyoung 	 */
    439  1.1  dyoung 	for (i = 0; i < ADMSW_NRXHDESC; i++) {
    440  1.1  dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    441  1.1  dyoung 		    MCLBYTES, 0, 0, &sc->sc_rxhsoft[i].ds_dmamap)) != 0) {
    442  1.1  dyoung 			printf("%s: unable to create rxh DMA map %d, "
    443  1.1  dyoung 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    444  1.1  dyoung 			return;
    445  1.1  dyoung 		}
    446  1.1  dyoung 		sc->sc_rxhsoft[i].ds_mbuf = NULL;
    447  1.1  dyoung 	}
    448  1.1  dyoung 	for (i = 0; i < ADMSW_NRXLDESC; i++) {
    449  1.1  dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    450  1.1  dyoung 		    MCLBYTES, 0, 0, &sc->sc_rxlsoft[i].ds_dmamap)) != 0) {
    451  1.1  dyoung 			printf("%s: unable to create rxl DMA map %d, "
    452  1.1  dyoung 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    453  1.1  dyoung 			return;
    454  1.1  dyoung 		}
    455  1.1  dyoung 		sc->sc_rxlsoft[i].ds_mbuf = NULL;
    456  1.1  dyoung 	}
    457  1.1  dyoung 
    458  1.1  dyoung 	admsw_init_bufs(sc);
    459  1.1  dyoung 
    460  1.1  dyoung 	admsw_reset(sc);
    461  1.1  dyoung 
    462  1.1  dyoung 	for (i = 0; i < SW_DEVS; i++) {
    463  1.1  dyoung 		ifmedia_init(&sc->sc_ifmedia[i], 0, admsw_mediachange, admsw_mediastatus);
    464  1.1  dyoung 		ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_10_T, 0, NULL);
    465  1.1  dyoung 		ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
    466  1.1  dyoung 		ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_100_TX, 0, NULL);
    467  1.1  dyoung 		ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
    468  1.1  dyoung 		ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_AUTO, 0, NULL);
    469  1.1  dyoung 		ifmedia_set(&sc->sc_ifmedia[i], IFM_ETHER|IFM_AUTO);
    470  1.1  dyoung 
    471  1.1  dyoung 		ifp = &sc->sc_ethercom[i].ec_if;
    472  1.1  dyoung 		strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    473  1.1  dyoung 		ifp->if_xname[5] += i;
    474  1.1  dyoung 		ifp->if_softc = sc;
    475  1.1  dyoung 		ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    476  1.1  dyoung 		ifp->if_ioctl = admsw_ioctl;
    477  1.1  dyoung 		ifp->if_start = admsw_start;
    478  1.1  dyoung 		ifp->if_watchdog = admsw_watchdog;
    479  1.1  dyoung 		ifp->if_init = admsw_init;
    480  1.1  dyoung 		ifp->if_stop = admsw_stop;
    481  1.1  dyoung 		ifp->if_capabilities |= IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx;
    482  1.1  dyoung 		IFQ_SET_MAXLEN(&ifp->if_snd, max(ADMSW_NTXLDESC, IFQ_MAXLEN));
    483  1.1  dyoung 		IFQ_SET_READY(&ifp->if_snd);
    484  1.1  dyoung 
    485  1.1  dyoung 		/* Attach the interface. */
    486  1.1  dyoung 		if_attach(ifp);
    487  1.1  dyoung 		ether_ifattach(ifp, enaddr);
    488  1.1  dyoung 		enaddr[5]++;
    489  1.1  dyoung 	}
    490  1.1  dyoung 
    491  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
    492  1.1  dyoung 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    493  1.1  dyoung 	    NULL, sc->sc_dev.dv_xname, "txstall");
    494  1.1  dyoung 	evcnt_attach_dynamic(&sc->sc_ev_rxstall, EVCNT_TYPE_MISC,
    495  1.1  dyoung 	    NULL, sc->sc_dev.dv_xname, "rxstall");
    496  1.1  dyoung 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_MISC,
    497  1.1  dyoung 	    NULL, sc->sc_dev.dv_xname, "txintr");
    498  1.1  dyoung 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_MISC,
    499  1.1  dyoung 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    500  1.1  dyoung #if 1
    501  1.1  dyoung 	evcnt_attach_dynamic(&sc->sc_ev_rxsync, EVCNT_TYPE_MISC,
    502  1.1  dyoung 	    NULL, sc->sc_dev.dv_xname, "rxsync");
    503  1.1  dyoung #endif
    504  1.1  dyoung #endif
    505  1.1  dyoung 
    506  1.1  dyoung 	admwdog_attach(sc);
    507  1.1  dyoung 
    508  1.1  dyoung 	/* Make sure the interface is shutdown during reboot. */
    509  1.1  dyoung 	sc->sc_sdhook = shutdownhook_establish(admsw_shutdown, sc);
    510  1.1  dyoung 	if (sc->sc_sdhook == NULL)
    511  1.1  dyoung 		printf("%s: WARNING: unable to establish shutdown hook\n",
    512  1.1  dyoung 		    sc->sc_dev.dv_xname);
    513  1.1  dyoung 
    514  1.1  dyoung 	/* leave interrupts and cpu port disabled */
    515  1.1  dyoung 	return;
    516  1.1  dyoung }
    517  1.1  dyoung 
    518  1.1  dyoung 
    519  1.1  dyoung /*
    520  1.1  dyoung  * admsw_shutdown:
    521  1.1  dyoung  *
    522  1.1  dyoung  *	Make sure the interface is stopped at reboot time.
    523  1.1  dyoung  */
    524  1.1  dyoung static void
    525  1.1  dyoung admsw_shutdown(void *arg)
    526  1.1  dyoung {
    527  1.1  dyoung 	struct admsw_softc *sc = arg;
    528  1.1  dyoung 	int i;
    529  1.1  dyoung 
    530  1.1  dyoung 	for (i = 0; i < SW_DEVS; i++)
    531  1.1  dyoung 		admsw_stop(&sc->sc_ethercom[i].ec_if, 1);
    532  1.1  dyoung }
    533  1.1  dyoung 
    534  1.1  dyoung /*
    535  1.1  dyoung  * admsw_start:		[ifnet interface function]
    536  1.1  dyoung  *
    537  1.1  dyoung  *	Start packet transmission on the interface.
    538  1.1  dyoung  */
    539  1.1  dyoung static void
    540  1.1  dyoung admsw_start(struct ifnet *ifp)
    541  1.1  dyoung {
    542  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
    543  1.1  dyoung 	struct mbuf *m0, *m;
    544  1.1  dyoung 	struct admsw_descsoft *ds;
    545  1.1  dyoung 	struct admsw_desc *desc;
    546  1.1  dyoung 	bus_dmamap_t dmamap;
    547  1.1  dyoung 	struct ether_header *eh;
    548  1.1  dyoung 	int error, nexttx, len, i;
    549  1.1  dyoung 	static int vlan = 0;
    550  1.1  dyoung 
    551  1.1  dyoung 	/*
    552  1.1  dyoung 	 * Loop through the send queues, setting up transmit descriptors
    553  1.1  dyoung 	 * unitl we drain the queues, or use up all available transmit
    554  1.1  dyoung 	 * descriptors.
    555  1.1  dyoung 	 */
    556  1.1  dyoung 	for (;;) {
    557  1.1  dyoung 		vlan++;
    558  1.1  dyoung 		if (vlan == SW_DEVS)
    559  1.1  dyoung 			vlan = 0;
    560  1.1  dyoung 		i = vlan;
    561  1.1  dyoung 		for (;;) {
    562  1.1  dyoung 			ifp = &sc->sc_ethercom[i].ec_if;
    563  1.1  dyoung 			if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) ==
    564  1.1  dyoung 			    IFF_RUNNING) {
    565  1.1  dyoung 				/* Grab a packet off the queue. */
    566  1.1  dyoung 				IFQ_POLL(&ifp->if_snd, m0);
    567  1.1  dyoung 				if (m0 != NULL)
    568  1.1  dyoung 					break;
    569  1.1  dyoung 			}
    570  1.1  dyoung 			i++;
    571  1.1  dyoung 			if (i == SW_DEVS)
    572  1.1  dyoung 				i = 0;
    573  1.1  dyoung 			if (i == vlan)
    574  1.1  dyoung 				return;
    575  1.1  dyoung 		}
    576  1.1  dyoung 		vlan = i;
    577  1.1  dyoung 		m = NULL;
    578  1.1  dyoung 
    579  1.1  dyoung 		/* Get a spare descriptor. */
    580  1.1  dyoung 		if (sc->sc_txfree == 0) {
    581  1.1  dyoung 			/* No more slots left; notify upper layer. */
    582  1.1  dyoung 			ifp->if_flags |= IFF_OACTIVE;
    583  1.1  dyoung 			ADMSW_EVCNT_INCR(&sc->sc_ev_txstall);
    584  1.1  dyoung 			break;
    585  1.1  dyoung 		}
    586  1.1  dyoung 		nexttx = sc->sc_txnext;
    587  1.1  dyoung 		desc = &sc->sc_txldescs[nexttx];
    588  1.1  dyoung 		ds = &sc->sc_txlsoft[nexttx];
    589  1.1  dyoung 		dmamap = ds->ds_dmamap;
    590  1.1  dyoung 
    591  1.1  dyoung 		/*
    592  1.1  dyoung 		 * Load the DMA map.  If this fails, the packet either
    593  1.1  dyoung 		 * didn't fit in the alloted number of segments, or we
    594  1.1  dyoung 		 * were short on resources.  In this case, we'll copy
    595  1.1  dyoung 		 * and try again.
    596  1.1  dyoung 		 */
    597  1.1  dyoung 		if (m0->m_pkthdr.len < ETHER_MIN_LEN ||
    598  1.1  dyoung 		    bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    599  1.1  dyoung 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    600  1.1  dyoung 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    601  1.1  dyoung 			if (m == NULL) {
    602  1.1  dyoung 				printf("%s: unable to allocate Tx mbuf\n",
    603  1.1  dyoung 				    sc->sc_dev.dv_xname);
    604  1.1  dyoung 				break;
    605  1.1  dyoung 			}
    606  1.1  dyoung 			if (m0->m_pkthdr.len > MHLEN) {
    607  1.1  dyoung 				MCLGET(m, M_DONTWAIT);
    608  1.1  dyoung 				if ((m->m_flags & M_EXT) == 0) {
    609  1.1  dyoung 					printf("%s: unable to allocate Tx "
    610  1.1  dyoung 					    "cluster\n", sc->sc_dev.dv_xname);
    611  1.1  dyoung 					m_freem(m);
    612  1.1  dyoung 					break;
    613  1.1  dyoung 				}
    614  1.1  dyoung 			}
    615  1.1  dyoung 			m->m_pkthdr.csum_flags = m0->m_pkthdr.csum_flags;
    616  1.1  dyoung 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
    617  1.1  dyoung 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    618  1.1  dyoung 			if (m->m_pkthdr.len < ETHER_MIN_LEN) {
    619  1.1  dyoung 				if (M_TRAILINGSPACE(m) < ETHER_MIN_LEN - m->m_pkthdr.len)
    620  1.1  dyoung 					panic("admsw_start: M_TRAILINGSPACE\n");
    621  1.1  dyoung 				memset(mtod(m, uint8_t *) + m->m_pkthdr.len, 0,
    622  1.1  dyoung 				    ETHER_MIN_LEN - ETHER_CRC_LEN - m->m_pkthdr.len);
    623  1.1  dyoung 				m->m_pkthdr.len = m->m_len = ETHER_MIN_LEN;
    624  1.1  dyoung 			}
    625  1.1  dyoung 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    626  1.1  dyoung 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    627  1.1  dyoung 			if (error) {
    628  1.1  dyoung 				printf("%s: unable to load Tx buffer, "
    629  1.1  dyoung 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    630  1.1  dyoung 				break;
    631  1.1  dyoung 			}
    632  1.1  dyoung 		}
    633  1.1  dyoung 
    634  1.1  dyoung 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    635  1.1  dyoung 		if (m != NULL) {
    636  1.1  dyoung 			m_freem(m0);
    637  1.1  dyoung 			m0 = m;
    638  1.1  dyoung 		}
    639  1.1  dyoung 
    640  1.1  dyoung 		/*
    641  1.1  dyoung 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    642  1.1  dyoung 		 */
    643  1.1  dyoung 
    644  1.1  dyoung 		/* Sync the DMA map. */
    645  1.1  dyoung 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    646  1.1  dyoung 		    BUS_DMASYNC_PREWRITE);
    647  1.1  dyoung 
    648  1.1  dyoung 		if (dmamap->dm_nsegs != 1 && dmamap->dm_nsegs != 2)
    649  1.1  dyoung 			panic("admsw_start: dm_nsegs == %d\n", dmamap->dm_nsegs);
    650  1.1  dyoung 		desc->data = dmamap->dm_segs[0].ds_addr;
    651  1.1  dyoung 		desc->len = len = dmamap->dm_segs[0].ds_len;
    652  1.1  dyoung 		if (dmamap->dm_nsegs > 1) {
    653  1.1  dyoung 			len += dmamap->dm_segs[1].ds_len;
    654  1.1  dyoung 			desc->cntl = dmamap->dm_segs[1].ds_addr | ADM5120_DMA_BUF2ENABLE;
    655  1.1  dyoung 		} else
    656  1.1  dyoung 			desc->cntl = 0;
    657  1.1  dyoung 		desc->status = (len << ADM5120_DMA_LENSHIFT) | (1 << vlan);
    658  1.1  dyoung 		eh = mtod(m0, struct ether_header *);
    659  1.1  dyoung 		if (ntohs(eh->ether_type) == ETHERTYPE_IP &&
    660  1.1  dyoung 		    m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
    661  1.1  dyoung 			desc->status |= ADM5120_DMA_CSUM;
    662  1.1  dyoung 		if (nexttx == ADMSW_NTXLDESC - 1)
    663  1.1  dyoung 			desc->data |= ADM5120_DMA_RINGEND;
    664  1.1  dyoung 		desc->data |= ADM5120_DMA_OWN;
    665  1.1  dyoung 
    666  1.1  dyoung 		/* Sync the descriptor. */
    667  1.1  dyoung 		ADMSW_CDTXLSYNC(sc, nexttx,
    668  1.1  dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    669  1.1  dyoung 
    670  1.1  dyoung 		REG_WRITE(SEND_TRIG_REG, 1);
    671  1.1  dyoung 		/* printf("send slot %d\n",nexttx); */
    672  1.1  dyoung 
    673  1.1  dyoung 		/*
    674  1.1  dyoung 		 * Store a pointer to the packet so we can free it later.
    675  1.1  dyoung 		 */
    676  1.1  dyoung 		ds->ds_mbuf = m0;
    677  1.1  dyoung 
    678  1.1  dyoung 		/* Advance the Tx pointer. */
    679  1.1  dyoung 		sc->sc_txfree--;
    680  1.1  dyoung 		sc->sc_txnext = ADMSW_NEXTTXL(nexttx);
    681  1.1  dyoung 
    682  1.1  dyoung #if NBPFILTER > 0
    683  1.1  dyoung 		/* Pass the packet to any BPF listeners. */
    684  1.1  dyoung 		if (ifp->if_bpf)
    685  1.1  dyoung 			bpf_mtap(ifp->if_bpf, m0);
    686  1.1  dyoung #endif /* NBPFILTER */
    687  1.1  dyoung 
    688  1.1  dyoung 		/* Set a watchdog timer in case the chip flakes out. */
    689  1.1  dyoung 		sc->sc_ethercom[0].ec_if.if_timer = 5;
    690  1.1  dyoung 	}
    691  1.1  dyoung }
    692  1.1  dyoung 
    693  1.1  dyoung /*
    694  1.1  dyoung  * admsw_watchdog:	[ifnet interface function]
    695  1.1  dyoung  *
    696  1.1  dyoung  *	Watchdog timer handler.
    697  1.1  dyoung  */
    698  1.1  dyoung static void
    699  1.1  dyoung admsw_watchdog(struct ifnet *ifp)
    700  1.1  dyoung {
    701  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
    702  1.1  dyoung 	int vlan;
    703  1.1  dyoung 
    704  1.1  dyoung #if 1
    705  1.1  dyoung 	/* Check if an interrupt was lost. */
    706  1.1  dyoung 	if (sc->sc_txfree == ADMSW_NTXLDESC) {
    707  1.1  dyoung 		printf("%s: watchdog false alarm\n", sc->sc_dev.dv_xname);
    708  1.1  dyoung 		return;
    709  1.1  dyoung 	}
    710  1.1  dyoung 	if (sc->sc_ethercom[0].ec_if.if_timer != 0)
    711  1.1  dyoung 		printf("%s: watchdog timer is %d!\n", sc->sc_dev.dv_xname, sc->sc_ethercom[0].ec_if.if_timer);
    712  1.1  dyoung 	admsw_txintr(sc, 0);
    713  1.1  dyoung 	if (sc->sc_txfree == ADMSW_NTXLDESC) {
    714  1.1  dyoung 		printf("%s: tx IRQ lost (queue empty)\n", sc->sc_dev.dv_xname);
    715  1.1  dyoung 		return;
    716  1.1  dyoung 	}
    717  1.1  dyoung 	if (sc->sc_ethercom[0].ec_if.if_timer != 0) {
    718  1.1  dyoung 		printf("%s: tx IRQ lost (timer recharged)\n", sc->sc_dev.dv_xname);
    719  1.1  dyoung 		return;
    720  1.1  dyoung 	}
    721  1.1  dyoung #endif
    722  1.1  dyoung 
    723  1.1  dyoung 	printf("%s: device timeout, txfree = %d\n", sc->sc_dev.dv_xname, sc->sc_txfree);
    724  1.1  dyoung 	for (vlan = 0; vlan < SW_DEVS; vlan++)
    725  1.1  dyoung 		admsw_stop(&sc->sc_ethercom[vlan].ec_if, 0);
    726  1.1  dyoung 	for (vlan = 0; vlan < SW_DEVS; vlan++)
    727  1.1  dyoung 		(void) admsw_init(&sc->sc_ethercom[vlan].ec_if);
    728  1.1  dyoung 
    729  1.1  dyoung 	/* Try to get more packets going. */
    730  1.1  dyoung 	admsw_start(ifp);
    731  1.1  dyoung }
    732  1.1  dyoung 
    733  1.1  dyoung /*
    734  1.1  dyoung  * admsw_ioctl:		[ifnet interface function]
    735  1.1  dyoung  *
    736  1.1  dyoung  *	Handle control requests from the operator.
    737  1.1  dyoung  */
    738  1.1  dyoung static int
    739  1.1  dyoung admsw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    740  1.1  dyoung {
    741  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
    742  1.1  dyoung 	struct ifdrv *ifd;
    743  1.1  dyoung 	int s, error, port;
    744  1.1  dyoung 
    745  1.1  dyoung 	s = splnet();
    746  1.1  dyoung 
    747  1.1  dyoung 	switch (cmd) {
    748  1.4  dyoung 	case SIOCSIFCAP:
    749  1.4  dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET)
    750  1.4  dyoung 			error = 0;
    751  1.4  dyoung 		break;
    752  1.1  dyoung 	case SIOCSIFMEDIA:
    753  1.1  dyoung 	case SIOCGIFMEDIA:
    754  1.1  dyoung 		port = (struct ethercom *)ifp - sc->sc_ethercom;	/* XXX */
    755  1.1  dyoung 		if (port >= SW_DEVS)
    756  1.1  dyoung 			error = EOPNOTSUPP;
    757  1.1  dyoung 		else
    758  1.1  dyoung 			error = ifmedia_ioctl(ifp, (struct ifreq *)data,
    759  1.1  dyoung 			    &sc->sc_ifmedia[port], cmd);
    760  1.1  dyoung 		break;
    761  1.1  dyoung 
    762  1.1  dyoung 	case SIOCGDRVSPEC:
    763  1.1  dyoung 	case SIOCSDRVSPEC:
    764  1.1  dyoung 		ifd = (struct ifdrv *) data;
    765  1.1  dyoung 		if (ifd->ifd_cmd != 0 || ifd->ifd_len != sizeof(vlan_matrix)) {
    766  1.1  dyoung 			error = EINVAL;
    767  1.1  dyoung 			break;
    768  1.1  dyoung 		}
    769  1.1  dyoung 		if (cmd == SIOCGDRVSPEC) {
    770  1.1  dyoung 			error = copyout(vlan_matrix, ifd->ifd_data,
    771  1.1  dyoung 			    sizeof(vlan_matrix));
    772  1.1  dyoung 		} else {
    773  1.1  dyoung 			error = copyin(ifd->ifd_data, vlan_matrix,
    774  1.1  dyoung 			    sizeof(vlan_matrix));
    775  1.1  dyoung 			admsw_setvlan(sc, vlan_matrix);
    776  1.1  dyoung 		}
    777  1.1  dyoung 		break;
    778  1.1  dyoung 
    779  1.1  dyoung 	default:
    780  1.1  dyoung 		error = ether_ioctl(ifp, cmd, data);
    781  1.1  dyoung 		if (error == ENETRESET) {
    782  1.1  dyoung 			/*
    783  1.1  dyoung 			 * Multicast list has changed; set the hardware filter
    784  1.1  dyoung 			 * accordingly.
    785  1.1  dyoung 			 */
    786  1.1  dyoung 			admsw_set_filter(sc);
    787  1.1  dyoung 			error = 0;
    788  1.1  dyoung 		}
    789  1.1  dyoung 		break;
    790  1.1  dyoung 	}
    791  1.1  dyoung 
    792  1.1  dyoung 	/* Try to get more packets going. */
    793  1.1  dyoung 	admsw_start(ifp);
    794  1.1  dyoung 
    795  1.1  dyoung 	splx(s);
    796  1.1  dyoung 	return (error);
    797  1.1  dyoung }
    798  1.1  dyoung 
    799  1.1  dyoung 
    800  1.1  dyoung /*
    801  1.1  dyoung  * admsw_intr:
    802  1.1  dyoung  *
    803  1.1  dyoung  *	Interrupt service routine.
    804  1.1  dyoung  */
    805  1.1  dyoung static int
    806  1.1  dyoung admsw_intr(void *arg)
    807  1.1  dyoung {
    808  1.1  dyoung 	struct admsw_softc *sc = arg;
    809  1.1  dyoung 	uint32_t pending;
    810  1.1  dyoung 	char buf[64];
    811  1.1  dyoung 
    812  1.1  dyoung 	pending = REG_READ(ADMSW_INT_ST);
    813  1.1  dyoung 
    814  1.2  dyoung 	if ((pending & ~(ADMSW_INTR_RHD|ADMSW_INTR_RLD|ADMSW_INTR_SHD|ADMSW_INTR_SLD|ADMSW_INTR_W1TE|ADMSW_INTR_W0TE)) != 0) {
    815  1.1  dyoung 		printf("%s: pending=%s\n", __func__,
    816  1.1  dyoung 		    bitmask_snprintf(pending, ADMSW_INT_FMT, buf, sizeof(buf)));
    817  1.1  dyoung 	}
    818  1.1  dyoung 	REG_WRITE(ADMSW_INT_ST, pending);
    819  1.1  dyoung 
    820  1.1  dyoung 	if (sc->ndevs == 0)
    821  1.1  dyoung 		return (0);
    822  1.1  dyoung 
    823  1.1  dyoung 	if ((pending & ADMSW_INTR_RHD) != 0)
    824  1.1  dyoung 		admsw_rxintr(sc, 1);
    825  1.1  dyoung 
    826  1.1  dyoung 	if ((pending & ADMSW_INTR_RLD) != 0)
    827  1.1  dyoung 		admsw_rxintr(sc, 0);
    828  1.1  dyoung 
    829  1.1  dyoung 	if ((pending & ADMSW_INTR_SHD) != 0)
    830  1.1  dyoung 		admsw_txintr(sc, 1);
    831  1.1  dyoung 
    832  1.1  dyoung 	if ((pending & ADMSW_INTR_SLD) != 0)
    833  1.1  dyoung 		admsw_txintr(sc, 0);
    834  1.1  dyoung 
    835  1.1  dyoung 	return (1);
    836  1.1  dyoung }
    837  1.1  dyoung 
    838  1.1  dyoung /*
    839  1.1  dyoung  * admsw_txintr:
    840  1.1  dyoung  *
    841  1.1  dyoung  *	Helper; handle transmit interrupts.
    842  1.1  dyoung  */
    843  1.1  dyoung static void
    844  1.1  dyoung admsw_txintr(struct admsw_softc *sc, int prio)
    845  1.1  dyoung {
    846  1.1  dyoung 	struct ifnet *ifp;
    847  1.1  dyoung 	struct admsw_desc *desc;
    848  1.1  dyoung 	struct admsw_descsoft *ds;
    849  1.1  dyoung 	int i, vlan;
    850  1.1  dyoung 	int gotone = 0;
    851  1.1  dyoung 
    852  1.1  dyoung 	/* printf("txintr: txdirty: %d, txfree: %d\n",sc->sc_txdirty, sc->sc_txfree); */
    853  1.1  dyoung 	for (i = sc->sc_txdirty; sc->sc_txfree != ADMSW_NTXLDESC;
    854  1.1  dyoung 	    i = ADMSW_NEXTTXL(i)) {
    855  1.1  dyoung 
    856  1.1  dyoung 		ADMSW_CDTXLSYNC(sc, i,
    857  1.1  dyoung 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    858  1.1  dyoung 
    859  1.1  dyoung 		desc = &sc->sc_txldescs[i];
    860  1.1  dyoung 		ds = &sc->sc_txlsoft[i];
    861  1.1  dyoung 		if (desc->data & ADM5120_DMA_OWN) {
    862  1.1  dyoung 			ADMSW_CDTXLSYNC(sc, i,
    863  1.1  dyoung 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    864  1.1  dyoung 			break;
    865  1.1  dyoung 		}
    866  1.1  dyoung 
    867  1.1  dyoung 		bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
    868  1.1  dyoung 		    0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    869  1.1  dyoung 		bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
    870  1.1  dyoung 		m_freem(ds->ds_mbuf);
    871  1.1  dyoung 		ds->ds_mbuf = NULL;
    872  1.1  dyoung 
    873  1.1  dyoung 		vlan = ffs(desc->status & 0x3f) - 1;
    874  1.1  dyoung 		if (vlan < 0 || vlan >= SW_DEVS)
    875  1.1  dyoung 			panic("admsw_txintr: bad vlan\n");
    876  1.1  dyoung 		ifp = &sc->sc_ethercom[vlan].ec_if;
    877  1.1  dyoung 		gotone = 1;
    878  1.1  dyoung 		/* printf("clear tx slot %d\n",i); */
    879  1.1  dyoung 
    880  1.1  dyoung 		ifp->if_opackets++;
    881  1.1  dyoung 
    882  1.1  dyoung 		sc->sc_txfree++;
    883  1.1  dyoung 	}
    884  1.1  dyoung 
    885  1.1  dyoung 	if (gotone) {
    886  1.1  dyoung 		sc->sc_txdirty = i;
    887  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
    888  1.1  dyoung 		ADMSW_EVCNT_INCR(&sc->sc_ev_txintr);
    889  1.1  dyoung #endif
    890  1.1  dyoung 		for (vlan = 0; vlan < SW_DEVS; vlan++)
    891  1.1  dyoung 			sc->sc_ethercom[vlan].ec_if.if_flags &= ~IFF_OACTIVE;
    892  1.1  dyoung 
    893  1.1  dyoung 		ifp = &sc->sc_ethercom[0].ec_if;
    894  1.1  dyoung 
    895  1.1  dyoung 		/* Try to queue more packets. */
    896  1.1  dyoung 		admsw_start(ifp);
    897  1.1  dyoung 
    898  1.1  dyoung 		/*
    899  1.1  dyoung 		 * If there are no more pending transmissions,
    900  1.1  dyoung 		 * cancel the watchdog timer.
    901  1.1  dyoung 		 */
    902  1.1  dyoung 		if (sc->sc_txfree == ADMSW_NTXLDESC)
    903  1.1  dyoung 			ifp->if_timer = 0;
    904  1.1  dyoung 
    905  1.1  dyoung 	}
    906  1.1  dyoung 
    907  1.1  dyoung 	/* printf("txintr end: txdirty: %d, txfree: %d\n",sc->sc_txdirty, sc->sc_txfree); */
    908  1.1  dyoung }
    909  1.1  dyoung 
    910  1.1  dyoung /*
    911  1.1  dyoung  * admsw_rxintr:
    912  1.1  dyoung  *
    913  1.1  dyoung  *	Helper; handle receive interrupts.
    914  1.1  dyoung  */
    915  1.1  dyoung static void
    916  1.1  dyoung admsw_rxintr(struct admsw_softc *sc, int high)
    917  1.1  dyoung {
    918  1.1  dyoung 	struct ifnet *ifp;
    919  1.1  dyoung 	struct admsw_descsoft *ds;
    920  1.1  dyoung 	struct mbuf *m;
    921  1.1  dyoung 	uint32_t stat;
    922  1.1  dyoung 	int i, len, port, vlan;
    923  1.1  dyoung 
    924  1.1  dyoung 	/* printf("rxintr\n"); */
    925  1.1  dyoung 	if (high)
    926  1.1  dyoung 		panic("admsw_rxintr: high priority packet\n");
    927  1.1  dyoung 
    928  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
    929  1.1  dyoung 	int pkts = 0;
    930  1.1  dyoung #endif
    931  1.1  dyoung 
    932  1.1  dyoung #if 1
    933  1.1  dyoung 	ADMSW_CDRXLSYNC(sc, sc->sc_rxptr, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    934  1.1  dyoung 	if ((sc->sc_rxldescs[sc->sc_rxptr].data & ADM5120_DMA_OWN) == 0)
    935  1.1  dyoung 		ADMSW_CDRXLSYNC(sc, sc->sc_rxptr, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    936  1.1  dyoung 	else {
    937  1.1  dyoung 		i = sc->sc_rxptr;
    938  1.1  dyoung 		do {
    939  1.1  dyoung 			ADMSW_CDRXLSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    940  1.1  dyoung 			i = ADMSW_NEXTRXL(i);
    941  1.1  dyoung 			/* the ring is empty, just return. */
    942  1.1  dyoung 			if (i == sc->sc_rxptr)
    943  1.1  dyoung 				return;
    944  1.1  dyoung 			ADMSW_CDRXLSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    945  1.1  dyoung 		} while (sc->sc_rxldescs[i].data & ADM5120_DMA_OWN);
    946  1.1  dyoung 		ADMSW_CDRXLSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    947  1.1  dyoung 
    948  1.1  dyoung 		ADMSW_CDRXLSYNC(sc, sc->sc_rxptr, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    949  1.1  dyoung 		if ((sc->sc_rxldescs[sc->sc_rxptr].data & ADM5120_DMA_OWN) == 0)
    950  1.1  dyoung 			ADMSW_CDRXLSYNC(sc, sc->sc_rxptr, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    951  1.1  dyoung 		else {
    952  1.1  dyoung 			ADMSW_CDRXLSYNC(sc, sc->sc_rxptr, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    953  1.1  dyoung 			/* We've fallen behind the chip: catch it. */
    954  1.1  dyoung 			printf("%s: RX ring resync, base=%x, work=%x, %d -> %d\n",
    955  1.1  dyoung 			    sc->sc_dev.dv_xname, REG_READ(RECV_LBADDR_REG),
    956  1.1  dyoung 			    REG_READ(RECV_LWADDR_REG), sc->sc_rxptr, i);
    957  1.1  dyoung 			sc->sc_rxptr = i;
    958  1.1  dyoung 			ADMSW_EVCNT_INCR(&sc->sc_ev_rxsync);
    959  1.1  dyoung 		}
    960  1.1  dyoung 	}
    961  1.1  dyoung #endif
    962  1.1  dyoung 	for (i = sc->sc_rxptr;; i = ADMSW_NEXTRXL(i)) {
    963  1.1  dyoung 		ds = &sc->sc_rxlsoft[i];
    964  1.1  dyoung 
    965  1.1  dyoung 		ADMSW_CDRXLSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    966  1.1  dyoung 
    967  1.1  dyoung 		if (sc->sc_rxldescs[i].data & ADM5120_DMA_OWN) {
    968  1.1  dyoung 			ADMSW_CDRXLSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    969  1.1  dyoung 			break;
    970  1.1  dyoung 		}
    971  1.1  dyoung 
    972  1.1  dyoung 		/* printf("process slot %d\n",i); */
    973  1.1  dyoung 
    974  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
    975  1.1  dyoung 		pkts++;
    976  1.1  dyoung #endif
    977  1.1  dyoung 
    978  1.1  dyoung 		bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    979  1.1  dyoung 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    980  1.1  dyoung 
    981  1.1  dyoung 		stat = sc->sc_rxldescs[i].status;
    982  1.1  dyoung 		len = (stat & ADM5120_DMA_LEN) >> ADM5120_DMA_LENSHIFT;
    983  1.1  dyoung 		len -= ETHER_CRC_LEN;
    984  1.1  dyoung 		port = (stat & ADM5120_DMA_PORTID) >> ADM5120_DMA_PORTSHIFT;
    985  1.1  dyoung 		for (vlan = 0; vlan < SW_DEVS; vlan++)
    986  1.1  dyoung 			if ((1 << port) & vlan_matrix[vlan])
    987  1.1  dyoung 				break;
    988  1.1  dyoung 		if (vlan == SW_DEVS)
    989  1.1  dyoung 			vlan = 0;
    990  1.1  dyoung 		ifp = &sc->sc_ethercom[vlan].ec_if;
    991  1.1  dyoung 
    992  1.1  dyoung 		m = ds->ds_mbuf;
    993  1.1  dyoung 		if (admsw_add_rxlbuf(sc, i) != 0) {
    994  1.1  dyoung 			ifp->if_ierrors++;
    995  1.1  dyoung 			ADMSW_INIT_RXLDESC(sc, i);
    996  1.1  dyoung 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    997  1.1  dyoung 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    998  1.1  dyoung 			continue;
    999  1.1  dyoung 		}
   1000  1.1  dyoung 
   1001  1.1  dyoung 		m->m_pkthdr.rcvif = ifp;
   1002  1.1  dyoung 		m->m_pkthdr.len = m->m_len = len;
   1003  1.1  dyoung 		if ((stat & ADM5120_DMA_TYPE) == ADM5120_DMA_TYPE_IP) {
   1004  1.1  dyoung 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1005  1.1  dyoung 			if (stat & ADM5120_DMA_CSUMFAIL)
   1006  1.1  dyoung 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1007  1.1  dyoung 		}
   1008  1.1  dyoung #if NBPFILTER > 0
   1009  1.1  dyoung 		/* Pass this up to any BPF listeners. */
   1010  1.1  dyoung 		if (ifp->if_bpf)
   1011  1.1  dyoung 			bpf_mtap(ifp->if_bpf, m);
   1012  1.1  dyoung #endif /* NBPFILTER > 0 */
   1013  1.1  dyoung 
   1014  1.1  dyoung 		/* Pass it on. */
   1015  1.1  dyoung 		(*ifp->if_input)(ifp, m);
   1016  1.1  dyoung 		ifp->if_ipackets++;
   1017  1.1  dyoung 	}
   1018  1.1  dyoung #ifdef ADMSW_EVENT_COUNTERS
   1019  1.1  dyoung 	if (pkts)
   1020  1.1  dyoung 		ADMSW_EVCNT_INCR(&sc->sc_ev_rxintr);
   1021  1.1  dyoung 
   1022  1.1  dyoung 	if (pkts == ADMSW_NRXLDESC)
   1023  1.1  dyoung 		ADMSW_EVCNT_INCR(&sc->sc_ev_rxstall);
   1024  1.1  dyoung #endif
   1025  1.1  dyoung 
   1026  1.1  dyoung 	/* Update the receive pointer. */
   1027  1.1  dyoung 	sc->sc_rxptr = i;
   1028  1.1  dyoung }
   1029  1.1  dyoung 
   1030  1.1  dyoung /*
   1031  1.1  dyoung  * admsw_init:		[ifnet interface function]
   1032  1.1  dyoung  *
   1033  1.1  dyoung  *	Initialize the interface.  Must be called at splnet().
   1034  1.1  dyoung  */
   1035  1.1  dyoung static int
   1036  1.1  dyoung admsw_init(struct ifnet *ifp)
   1037  1.1  dyoung {
   1038  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
   1039  1.1  dyoung 
   1040  1.1  dyoung 	/* printf("admsw_init called\n"); */
   1041  1.1  dyoung 
   1042  1.1  dyoung 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
   1043  1.1  dyoung 		if (sc->ndevs == 0) {
   1044  1.1  dyoung 			admsw_init_bufs(sc);
   1045  1.1  dyoung 			admsw_reset(sc);
   1046  1.1  dyoung 			REG_WRITE(CPUP_CONF_REG,
   1047  1.1  dyoung 			    CPUP_CONF_CRCP | CPUP_CONF_DUNP_MASK |
   1048  1.1  dyoung 			    CPUP_CONF_DMCP_MASK);
   1049  1.1  dyoung 			/* clear all pending interrupts */
   1050  1.1  dyoung 			REG_WRITE(ADMSW_INT_ST, INT_MASK);
   1051  1.1  dyoung 
   1052  1.1  dyoung 			/* enable needed interrupts */
   1053  1.1  dyoung 			REG_WRITE(ADMSW_INT_MASK, REG_READ(ADMSW_INT_MASK) &
   1054  1.1  dyoung 			    ~(ADMSW_INTR_SHD | ADMSW_INTR_SLD | ADMSW_INTR_RHD |
   1055  1.1  dyoung 			    ADMSW_INTR_RLD | ADMSW_INTR_HDF | ADMSW_INTR_LDF));
   1056  1.1  dyoung 		}
   1057  1.1  dyoung 		sc->ndevs++;
   1058  1.1  dyoung 	}
   1059  1.1  dyoung 
   1060  1.1  dyoung 	/* Set the receive filter. */
   1061  1.1  dyoung 	admsw_set_filter(sc);
   1062  1.1  dyoung 
   1063  1.1  dyoung 	/* mark iface as running */
   1064  1.1  dyoung 	ifp->if_flags |= IFF_RUNNING;
   1065  1.1  dyoung 	ifp->if_flags &= ~IFF_OACTIVE;
   1066  1.1  dyoung 
   1067  1.1  dyoung 	return 0;
   1068  1.1  dyoung }
   1069  1.1  dyoung 
   1070  1.1  dyoung /*
   1071  1.1  dyoung  * admsw_stop:		[ifnet interface function]
   1072  1.1  dyoung  *
   1073  1.1  dyoung  *	Stop transmission on the interface.
   1074  1.1  dyoung  */
   1075  1.1  dyoung static void
   1076  1.1  dyoung admsw_stop(struct ifnet *ifp, int disable)
   1077  1.1  dyoung {
   1078  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
   1079  1.1  dyoung 
   1080  1.1  dyoung 	/* printf("admsw_stop: %d\n",disable); */
   1081  1.1  dyoung 
   1082  1.1  dyoung 	if (!(ifp->if_flags & IFF_RUNNING))
   1083  1.1  dyoung 		return;
   1084  1.1  dyoung 
   1085  1.1  dyoung 	if (--sc->ndevs == 0) {
   1086  1.1  dyoung 		/* printf("debug: de-initializing hardware\n"); */
   1087  1.1  dyoung 
   1088  1.1  dyoung 		/* disable cpu port */
   1089  1.1  dyoung 		REG_WRITE(CPUP_CONF_REG,
   1090  1.1  dyoung 				CPUP_CONF_DCPUP | CPUP_CONF_CRCP |
   1091  1.1  dyoung 				CPUP_CONF_DUNP_MASK | CPUP_CONF_DMCP_MASK);
   1092  1.1  dyoung 
   1093  1.1  dyoung 		/* XXX We should disable, then clear? --dyoung */
   1094  1.1  dyoung 		/* clear all pending interrupts */
   1095  1.1  dyoung 		REG_WRITE(ADMSW_INT_ST, INT_MASK);
   1096  1.1  dyoung 
   1097  1.1  dyoung 		/* disable interrupts */
   1098  1.1  dyoung 		REG_WRITE(ADMSW_INT_MASK, INT_MASK);
   1099  1.1  dyoung 	}
   1100  1.1  dyoung 
   1101  1.1  dyoung 	/* Mark the interface as down and cancel the watchdog timer. */
   1102  1.1  dyoung 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1103  1.1  dyoung 	ifp->if_timer = 0;
   1104  1.1  dyoung 
   1105  1.1  dyoung 	return;
   1106  1.1  dyoung }
   1107  1.1  dyoung 
   1108  1.1  dyoung /*
   1109  1.1  dyoung  * admsw_set_filter:
   1110  1.1  dyoung  *
   1111  1.1  dyoung  *	Set up the receive filter.
   1112  1.1  dyoung  */
   1113  1.1  dyoung static void
   1114  1.1  dyoung admsw_set_filter(struct admsw_softc *sc)
   1115  1.1  dyoung {
   1116  1.1  dyoung 	int i;
   1117  1.1  dyoung 	uint32_t allmc, anymc, conf, promisc;
   1118  1.1  dyoung 	struct ether_multi *enm;
   1119  1.1  dyoung 	struct ethercom *ec;
   1120  1.1  dyoung 	struct ifnet *ifp;
   1121  1.1  dyoung 	struct ether_multistep step;
   1122  1.1  dyoung 
   1123  1.1  dyoung 	/* Find which ports should be operated in promisc mode. */
   1124  1.1  dyoung 	allmc = anymc = promisc = 0;
   1125  1.1  dyoung 	for (i = 0; i < SW_DEVS; i++) {
   1126  1.1  dyoung 		ec = &sc->sc_ethercom[i];
   1127  1.1  dyoung 		ifp = &ec->ec_if;
   1128  1.1  dyoung 		if (ifp->if_flags & IFF_PROMISC)
   1129  1.1  dyoung 			promisc |= vlan_matrix[i];
   1130  1.1  dyoung 
   1131  1.1  dyoung 		ifp->if_flags &= ~IFF_ALLMULTI;
   1132  1.1  dyoung 
   1133  1.1  dyoung 		ETHER_FIRST_MULTI(step, ec, enm);
   1134  1.1  dyoung 		while (enm != NULL) {
   1135  1.1  dyoung 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1136  1.1  dyoung 			    ETHER_ADDR_LEN) != 0) {
   1137  1.1  dyoung 				printf("%s: punting on mcast range\n",
   1138  1.1  dyoung 				    __func__);
   1139  1.1  dyoung 				ifp->if_flags |= IFF_ALLMULTI;
   1140  1.1  dyoung 				allmc |= vlan_matrix[i];
   1141  1.1  dyoung 				break;
   1142  1.1  dyoung 			}
   1143  1.1  dyoung 
   1144  1.1  dyoung 			anymc |= vlan_matrix[i];
   1145  1.1  dyoung 
   1146  1.1  dyoung #if 0
   1147  1.1  dyoung 			/* XXX extract subroutine --dyoung */
   1148  1.1  dyoung 			REG_WRITE(MAC_WT1_REG,
   1149  1.1  dyoung 			    enm->enm_addrlo[2] |
   1150  1.1  dyoung 			    (enm->enm_addrlo[3] << 8) |
   1151  1.1  dyoung 			    (enm->enm_addrlo[4] << 16) |
   1152  1.1  dyoung 			    (enm->enm_addrlo[5] << 24));
   1153  1.1  dyoung 			REG_WRITE(MAC_WT0_REG,
   1154  1.1  dyoung 			    (i << MAC_WT0_VLANID_SHIFT) |
   1155  1.1  dyoung 			    (enm->enm_addrlo[0] << 16) |
   1156  1.1  dyoung 			    (enm->enm_addrlo[1] << 24) |
   1157  1.1  dyoung 			    MAC_WT0_WRITE | MAC_WT0_VLANID_EN);
   1158  1.1  dyoung 			/* timeout? */
   1159  1.1  dyoung 			while (!(REG_READ(MAC_WT0_REG) & MAC_WT0_WRITE_DONE));
   1160  1.1  dyoung #endif
   1161  1.1  dyoung 
   1162  1.1  dyoung 			/* load h/w with mcast address, port = CPU */
   1163  1.1  dyoung 			ETHER_NEXT_MULTI(step, enm);
   1164  1.1  dyoung 		}
   1165  1.1  dyoung 	}
   1166  1.1  dyoung 
   1167  1.1  dyoung 	conf = REG_READ(CPUP_CONF_REG);
   1168  1.1  dyoung         /* 1 Disable forwarding of unknown & multicast packets to
   1169  1.1  dyoung          *   CPU on all ports.
   1170  1.1  dyoung          * 2 Enable forwarding of unknown & multicast packets to
   1171  1.1  dyoung          *   CPU on ports where IFF_PROMISC or IFF_ALLMULTI is set.
   1172  1.1  dyoung 	 */
   1173  1.1  dyoung 	conf |= CPUP_CONF_DUNP_MASK | CPUP_CONF_DMCP_MASK;
   1174  1.1  dyoung 	/* Enable forwarding of unknown packets to CPU on selected ports. */
   1175  1.1  dyoung 	conf ^= ((promisc << CPUP_CONF_DUNP_SHIFT) & CPUP_CONF_DUNP_MASK);
   1176  1.1  dyoung 	conf ^= ((allmc << CPUP_CONF_DMCP_SHIFT) & CPUP_CONF_DMCP_MASK);
   1177  1.1  dyoung 	conf ^= ((anymc << CPUP_CONF_DMCP_SHIFT) & CPUP_CONF_DMCP_MASK);
   1178  1.1  dyoung 	REG_WRITE(CPUP_CONF_REG, conf);
   1179  1.1  dyoung }
   1180  1.1  dyoung 
   1181  1.1  dyoung /*
   1182  1.1  dyoung  * admsw_add_rxbuf:
   1183  1.1  dyoung  *
   1184  1.1  dyoung  *	Add a receive buffer to the indicated descriptor.
   1185  1.1  dyoung  */
   1186  1.1  dyoung int
   1187  1.1  dyoung admsw_add_rxbuf(struct admsw_softc *sc, int idx, int high)
   1188  1.1  dyoung {
   1189  1.1  dyoung 	struct admsw_descsoft *ds;
   1190  1.1  dyoung 	struct mbuf *m;
   1191  1.1  dyoung 	int error;
   1192  1.1  dyoung 
   1193  1.1  dyoung 	if (high)
   1194  1.1  dyoung 		ds = &sc->sc_rxhsoft[idx];
   1195  1.1  dyoung 	else
   1196  1.1  dyoung 		ds = &sc->sc_rxlsoft[idx];
   1197  1.1  dyoung 
   1198  1.1  dyoung 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1199  1.1  dyoung 	if (m == NULL)
   1200  1.1  dyoung 		return (ENOBUFS);
   1201  1.1  dyoung 
   1202  1.1  dyoung 	MCLGET(m, M_DONTWAIT);
   1203  1.1  dyoung 	if ((m->m_flags & M_EXT) == 0) {
   1204  1.1  dyoung 		m_freem(m);
   1205  1.1  dyoung 		return (ENOBUFS);
   1206  1.1  dyoung 	}
   1207  1.1  dyoung 
   1208  1.1  dyoung 	if (ds->ds_mbuf != NULL)
   1209  1.1  dyoung 		bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1210  1.1  dyoung 
   1211  1.1  dyoung 	ds->ds_mbuf = m;
   1212  1.1  dyoung 
   1213  1.1  dyoung 	error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
   1214  1.1  dyoung 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   1215  1.1  dyoung 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1216  1.1  dyoung 	if (error) {
   1217  1.1  dyoung 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1218  1.1  dyoung 		    sc->sc_dev.dv_xname, idx, error);
   1219  1.1  dyoung 		panic("admsw_add_rxbuf");	/* XXX */
   1220  1.1  dyoung 	}
   1221  1.1  dyoung 
   1222  1.1  dyoung 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
   1223  1.1  dyoung 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1224  1.1  dyoung 
   1225  1.1  dyoung 	if (high)
   1226  1.1  dyoung 		ADMSW_INIT_RXHDESC(sc, idx);
   1227  1.1  dyoung 	else
   1228  1.1  dyoung 		ADMSW_INIT_RXLDESC(sc, idx);
   1229  1.1  dyoung 
   1230  1.1  dyoung 	return (0);
   1231  1.1  dyoung }
   1232  1.1  dyoung 
   1233  1.1  dyoung int
   1234  1.1  dyoung admsw_mediachange(struct ifnet *ifp)
   1235  1.1  dyoung {
   1236  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
   1237  1.1  dyoung 	int port = (struct ethercom *)ifp - sc->sc_ethercom;	/* XXX */
   1238  1.1  dyoung 	struct ifmedia *ifm = &sc->sc_ifmedia[port];
   1239  1.1  dyoung 	int old, new, val;
   1240  1.1  dyoung 
   1241  1.1  dyoung 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
   1242  1.1  dyoung 		return (EINVAL);
   1243  1.1  dyoung 
   1244  1.1  dyoung 	if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
   1245  1.1  dyoung 		val = PHY_CNTL2_AUTONEG|PHY_CNTL2_100M|PHY_CNTL2_FDX;
   1246  1.1  dyoung 	} else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
   1247  1.1  dyoung 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
   1248  1.1  dyoung 			val = PHY_CNTL2_100M|PHY_CNTL2_FDX;
   1249  1.1  dyoung 		else
   1250  1.1  dyoung 			val = PHY_CNTL2_100M;
   1251  1.1  dyoung 	} else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_10_T) {
   1252  1.1  dyoung 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
   1253  1.1  dyoung 			val = PHY_CNTL2_FDX;
   1254  1.1  dyoung 		else
   1255  1.1  dyoung 			val = 0;
   1256  1.1  dyoung 	} else
   1257  1.1  dyoung 		return (EINVAL);
   1258  1.1  dyoung 
   1259  1.1  dyoung 	old = REG_READ(PHY_CNTL2_REG);
   1260  1.1  dyoung 	new = old & ~((PHY_CNTL2_AUTONEG|PHY_CNTL2_100M|PHY_CNTL2_FDX) << port);
   1261  1.1  dyoung 	new |= (val << port);
   1262  1.1  dyoung 
   1263  1.1  dyoung 	if (new != old)
   1264  1.1  dyoung 		REG_WRITE(PHY_CNTL2_REG, new);
   1265  1.1  dyoung 
   1266  1.1  dyoung 	return (0);
   1267  1.1  dyoung }
   1268  1.1  dyoung 
   1269  1.1  dyoung void
   1270  1.1  dyoung admsw_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1271  1.1  dyoung {
   1272  1.1  dyoung 	struct admsw_softc *sc = ifp->if_softc;
   1273  1.1  dyoung 	int port = (struct ethercom *)ifp - sc->sc_ethercom;	/* XXX */
   1274  1.1  dyoung 	int status;
   1275  1.1  dyoung 
   1276  1.1  dyoung 	ifmr->ifm_status = IFM_AVALID;
   1277  1.1  dyoung 	ifmr->ifm_active = IFM_ETHER;
   1278  1.1  dyoung 
   1279  1.1  dyoung 	status = REG_READ(PHY_ST_REG) >> port;
   1280  1.1  dyoung 
   1281  1.1  dyoung 	if ((status & PHY_ST_LINKUP) == 0) {
   1282  1.1  dyoung 		ifmr->ifm_active |= IFM_NONE;
   1283  1.1  dyoung 		return;
   1284  1.1  dyoung 	}
   1285  1.1  dyoung 
   1286  1.1  dyoung 	ifmr->ifm_status |= IFM_ACTIVE;
   1287  1.1  dyoung 	ifmr->ifm_active |= (status & PHY_ST_100M) ? IFM_100_TX : IFM_10_T;
   1288  1.1  dyoung 	if (status & PHY_ST_FDX)
   1289  1.1  dyoung 		ifmr->ifm_active |= IFM_FDX;
   1290  1.1  dyoung }
   1291