au_himem_space.c revision 1.14 1 1.14 para /* $NetBSD: au_himem_space.c,v 1.14 2012/01/27 18:52:57 para Exp $ */
2 1.1 gdamore
3 1.1 gdamore /*-
4 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
5 1.1 gdamore * All rights reserved.
6 1.1 gdamore *
7 1.1 gdamore * Written by Garrett D'Amore for Itronix Inc.
8 1.1 gdamore *
9 1.1 gdamore * Redistribution and use in source and binary forms, with or without
10 1.1 gdamore * modification, are permitted provided that the following conditions
11 1.1 gdamore * are met:
12 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer.
14 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
16 1.1 gdamore * documentation and/or other materials provided with the distribution.
17 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
18 1.1 gdamore * or promote products derived from this software without specific
19 1.1 gdamore * prior written permission.
20 1.1 gdamore *
21 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
22 1.1 gdamore * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 gdamore * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 gdamore * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26 1.1 gdamore * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27 1.1 gdamore * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28 1.1 gdamore * ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 gdamore * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 gdamore * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 gdamore * POSSIBILITY OF SUCH DAMAGE.
32 1.1 gdamore */
33 1.1 gdamore /*
34 1.1 gdamore * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
35 1.1 gdamore * All rights reserved.
36 1.1 gdamore *
37 1.1 gdamore * This code is derived from software contributed to The NetBSD Foundation
38 1.1 gdamore * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
39 1.1 gdamore * Simulation Facility, NASA Ames Research Center.
40 1.1 gdamore *
41 1.1 gdamore * Redistribution and use in source and binary forms, with or without
42 1.1 gdamore * modification, are permitted provided that the following conditions
43 1.1 gdamore * are met:
44 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
45 1.1 gdamore * notice, this list of conditions and the following disclaimer.
46 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
48 1.1 gdamore * documentation and/or other materials provided with the distribution.
49 1.1 gdamore *
50 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
51 1.1 gdamore * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
52 1.1 gdamore * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
53 1.1 gdamore * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
54 1.1 gdamore * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
55 1.1 gdamore * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
56 1.1 gdamore * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
57 1.1 gdamore * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
58 1.1 gdamore * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
59 1.1 gdamore * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
60 1.1 gdamore * POSSIBILITY OF SUCH DAMAGE.
61 1.1 gdamore */
62 1.1 gdamore
63 1.1 gdamore #include <sys/cdefs.h>
64 1.14 para __KERNEL_RCSID(0, "$NetBSD: au_himem_space.c,v 1.14 2012/01/27 18:52:57 para Exp $");
65 1.1 gdamore
66 1.1 gdamore /*
67 1.1 gdamore * This provides mappings for the upper I/O regions used on some
68 1.1 gdamore * Alchemy parts, e.g. PCI, PCMCIA, and LCD. The mappings do not use
69 1.1 gdamore * wired TLB entries, but instead rely on wiring entries in the kernel
70 1.1 gdamore * pmap.
71 1.1 gdamore */
72 1.1 gdamore
73 1.1 gdamore #include <sys/param.h>
74 1.1 gdamore #include <sys/systm.h>
75 1.1 gdamore #include <sys/extent.h>
76 1.1 gdamore #include <sys/malloc.h>
77 1.1 gdamore #include <sys/endian.h>
78 1.1 gdamore #include <uvm/uvm.h>
79 1.1 gdamore
80 1.12 dyoung #include <sys/bus.h>
81 1.13 matt #include <mips/locore.h>
82 1.1 gdamore #include <mips/alchemy/include/au_himem_space.h>
83 1.1 gdamore
84 1.1 gdamore #define TRUNC_PAGE(x) ((x) & ~(PAGE_SIZE - 1))
85 1.1 gdamore #define ROUND_PAGE(x) TRUNC_PAGE((x) + (PAGE_SIZE - 1))
86 1.1 gdamore
87 1.1 gdamore typedef struct au_himem_cookie {
88 1.1 gdamore const char *c_name;
89 1.1 gdamore bus_addr_t c_start;
90 1.1 gdamore bus_addr_t c_end;
91 1.1 gdamore paddr_t c_physoff;
92 1.1 gdamore int c_flags;
93 1.1 gdamore int c_swswap;
94 1.6 thorpej bool c_hwswap;
95 1.1 gdamore struct extent *c_extent;
96 1.1 gdamore } au_himem_cookie_t;
97 1.1 gdamore
98 1.3 simonb int au_himem_map(void *, bus_addr_t, bus_size_t, int,
99 1.1 gdamore bus_space_handle_t *, int);
100 1.1 gdamore void au_himem_unmap(void *, bus_space_handle_t, bus_size_t, int);
101 1.1 gdamore void *au_himem_vaddr(void *, bus_space_handle_t);
102 1.1 gdamore int au_himem_subregion(void *, bus_space_handle_t, bus_size_t, bus_size_t,
103 1.1 gdamore bus_space_handle_t *);
104 1.1 gdamore paddr_t au_himem_mmap(void *, bus_addr_t, off_t, int, int);
105 1.1 gdamore int au_himem_alloc(void *, bus_addr_t, bus_addr_t, bus_size_t, bus_size_t,
106 1.1 gdamore bus_size_t, int, bus_addr_t *, bus_space_handle_t *);
107 1.1 gdamore void au_himem_free(void *, bus_space_handle_t, bus_size_t);
108 1.1 gdamore void au_himem_barrier(void *, bus_space_handle_t, bus_size_t, bus_size_t, int);
109 1.1 gdamore uint8_t au_himem_r_1(void *, bus_space_handle_t, bus_size_t);
110 1.1 gdamore uint16_t au_himem_r_2(void *, bus_space_handle_t, bus_size_t);
111 1.1 gdamore uint32_t au_himem_r_4(void *, bus_space_handle_t, bus_size_t);
112 1.1 gdamore uint64_t au_himem_r_8(void *, bus_space_handle_t, bus_size_t);
113 1.1 gdamore void au_himem_rm_1(void *, bus_space_handle_t, bus_size_t, uint8_t *,
114 1.1 gdamore bus_size_t);
115 1.1 gdamore void au_himem_rm_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
116 1.1 gdamore bus_size_t);
117 1.1 gdamore void au_himem_rm_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
118 1.1 gdamore bus_size_t);
119 1.1 gdamore void au_himem_rm_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
120 1.1 gdamore bus_size_t);
121 1.1 gdamore void au_himem_rr_1(void *, bus_space_handle_t, bus_size_t, uint8_t *,
122 1.1 gdamore bus_size_t);
123 1.1 gdamore void au_himem_rr_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
124 1.1 gdamore bus_size_t);
125 1.1 gdamore void au_himem_rr_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
126 1.1 gdamore bus_size_t);
127 1.1 gdamore void au_himem_rr_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
128 1.1 gdamore bus_size_t);
129 1.1 gdamore void au_himem_w_1(void *, bus_space_handle_t, bus_size_t, uint8_t);
130 1.1 gdamore void au_himem_w_2(void *, bus_space_handle_t, bus_size_t, uint16_t);
131 1.1 gdamore void au_himem_w_4(void *, bus_space_handle_t, bus_size_t, uint32_t);
132 1.1 gdamore void au_himem_w_8(void *, bus_space_handle_t, bus_size_t, uint64_t);
133 1.1 gdamore void au_himem_wm_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *,
134 1.1 gdamore bus_size_t);
135 1.1 gdamore void au_himem_wm_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
136 1.1 gdamore bus_size_t);
137 1.1 gdamore void au_himem_wm_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
138 1.1 gdamore bus_size_t);
139 1.1 gdamore void au_himem_wm_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
140 1.1 gdamore bus_size_t);
141 1.1 gdamore void au_himem_wr_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *,
142 1.1 gdamore bus_size_t);
143 1.1 gdamore void au_himem_wr_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
144 1.1 gdamore bus_size_t);
145 1.1 gdamore void au_himem_wr_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
146 1.1 gdamore bus_size_t);
147 1.1 gdamore void au_himem_wr_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
148 1.1 gdamore bus_size_t);
149 1.1 gdamore void au_himem_sm_1(void *, bus_space_handle_t, bus_size_t, uint8_t,
150 1.1 gdamore bus_size_t);
151 1.1 gdamore void au_himem_sm_2(void *, bus_space_handle_t, bus_size_t, uint16_t,
152 1.1 gdamore bus_size_t);
153 1.1 gdamore void au_himem_sm_4(void *, bus_space_handle_t, bus_size_t, uint32_t,
154 1.1 gdamore bus_size_t);
155 1.1 gdamore void au_himem_sm_8(void *, bus_space_handle_t, bus_size_t, uint64_t,
156 1.1 gdamore bus_size_t);
157 1.1 gdamore void au_himem_sr_1(void *, bus_space_handle_t, bus_size_t, uint8_t,
158 1.1 gdamore bus_size_t);
159 1.1 gdamore void au_himem_sr_2(void *, bus_space_handle_t, bus_size_t, uint16_t,
160 1.1 gdamore bus_size_t);
161 1.1 gdamore void au_himem_sr_4(void *, bus_space_handle_t, bus_size_t, uint32_t,
162 1.1 gdamore bus_size_t);
163 1.1 gdamore void au_himem_sr_8(void *, bus_space_handle_t, bus_size_t, uint64_t,
164 1.1 gdamore bus_size_t);
165 1.1 gdamore void au_himem_c_1(void *, bus_space_handle_t, bus_size_t,
166 1.1 gdamore bus_space_handle_t, bus_size_t, bus_size_t);
167 1.1 gdamore void au_himem_c_2(void *, bus_space_handle_t, bus_size_t,
168 1.1 gdamore bus_space_handle_t, bus_size_t, bus_size_t);
169 1.1 gdamore void au_himem_c_4(void *, bus_space_handle_t, bus_size_t,
170 1.1 gdamore bus_space_handle_t, bus_size_t, bus_size_t);
171 1.1 gdamore void au_himem_c_8(void *, bus_space_handle_t, bus_size_t,
172 1.1 gdamore bus_space_handle_t, bus_size_t, bus_size_t);
173 1.1 gdamore uint16_t au_himem_rs_2(void *, bus_space_handle_t, bus_size_t);
174 1.1 gdamore uint32_t au_himem_rs_4(void *, bus_space_handle_t, bus_size_t);
175 1.1 gdamore uint64_t au_himem_rs_8(void *, bus_space_handle_t, bus_size_t);
176 1.1 gdamore void au_himem_ws_2(void *, bus_space_handle_t, bus_size_t, uint16_t);
177 1.1 gdamore void au_himem_ws_4(void *, bus_space_handle_t, bus_size_t, uint32_t);
178 1.1 gdamore void au_himem_ws_8(void *, bus_space_handle_t, bus_size_t, uint64_t);
179 1.1 gdamore void au_himem_rms_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
180 1.1 gdamore bus_size_t);
181 1.1 gdamore void au_himem_rms_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
182 1.1 gdamore bus_size_t);
183 1.1 gdamore void au_himem_rms_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
184 1.1 gdamore bus_size_t);
185 1.1 gdamore void au_himem_rrs_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
186 1.1 gdamore bus_size_t);
187 1.1 gdamore void au_himem_rrs_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
188 1.1 gdamore bus_size_t);
189 1.1 gdamore void au_himem_rrs_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
190 1.1 gdamore bus_size_t);
191 1.1 gdamore void au_himem_wms_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
192 1.1 gdamore bus_size_t);
193 1.1 gdamore void au_himem_wms_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
194 1.1 gdamore bus_size_t);
195 1.1 gdamore void au_himem_wms_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
196 1.1 gdamore bus_size_t);
197 1.1 gdamore void au_himem_wrs_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
198 1.1 gdamore bus_size_t);
199 1.1 gdamore void au_himem_wrs_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
200 1.1 gdamore bus_size_t);
201 1.1 gdamore void au_himem_wrs_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
202 1.1 gdamore bus_size_t);
203 1.1 gdamore
204 1.1 gdamore int
205 1.1 gdamore au_himem_map(void *cookie, bus_addr_t addr, bus_size_t size,
206 1.1 gdamore int flags, bus_space_handle_t *bshp, int acct)
207 1.1 gdamore {
208 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)cookie;
209 1.1 gdamore int err;
210 1.1 gdamore paddr_t pa;
211 1.1 gdamore vaddr_t va;
212 1.1 gdamore vsize_t realsz;
213 1.1 gdamore int s;
214 1.1 gdamore
215 1.1 gdamore /* make sure we can map this bus address */
216 1.1 gdamore if (addr < c->c_start || (addr + size) > c->c_end) {
217 1.1 gdamore return EINVAL;
218 1.1 gdamore }
219 1.1 gdamore
220 1.1 gdamore /* physical address, page aligned */
221 1.1 gdamore pa = TRUNC_PAGE(c->c_physoff + addr);
222 1.1 gdamore
223 1.1 gdamore /*
224 1.1 gdamore * we are only going to work with whole pages. the
225 1.1 gdamore * calculation is the offset into the first page, plus the
226 1.1 gdamore * intended size, rounded up to a whole number of pages.
227 1.1 gdamore */
228 1.11 martin realsz = ROUND_PAGE((addr & PAGE_MASK) + size);
229 1.1 gdamore
230 1.1 gdamore va = uvm_km_alloc(kernel_map,
231 1.1 gdamore realsz, PAGE_SIZE, UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
232 1.1 gdamore if (va == 0) {
233 1.1 gdamore return ENOMEM;
234 1.1 gdamore }
235 1.1 gdamore
236 1.1 gdamore /* virtual address in handle (offset appropriately) */
237 1.11 martin *bshp = va + (addr & PAGE_MASK);
238 1.1 gdamore
239 1.1 gdamore /* map the pages in the kernel pmap */
240 1.1 gdamore s = splhigh();
241 1.1 gdamore while (realsz) {
242 1.9 cegger pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, 0);
243 1.1 gdamore pa += PAGE_SIZE;
244 1.1 gdamore va += PAGE_SIZE;
245 1.1 gdamore realsz -= PAGE_SIZE;
246 1.1 gdamore }
247 1.1 gdamore pmap_update(pmap_kernel());
248 1.1 gdamore splx(s);
249 1.1 gdamore
250 1.1 gdamore /* record our allocated range of bus addresses */
251 1.1 gdamore if (acct && c->c_extent != NULL) {
252 1.1 gdamore err = extent_alloc_region(c->c_extent, addr, size, EX_NOWAIT);
253 1.1 gdamore if (err) {
254 1.1 gdamore au_himem_unmap(cookie, *bshp, size, 0);
255 1.1 gdamore return err;
256 1.1 gdamore }
257 1.1 gdamore }
258 1.1 gdamore
259 1.1 gdamore return 0;
260 1.1 gdamore }
261 1.1 gdamore
262 1.1 gdamore void
263 1.1 gdamore au_himem_unmap(void *cookie, bus_space_handle_t bsh, bus_size_t size, int acct)
264 1.1 gdamore {
265 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)cookie;
266 1.1 gdamore vaddr_t va;
267 1.1 gdamore vsize_t realsz;
268 1.1 gdamore paddr_t pa;
269 1.1 gdamore int s;
270 1.1 gdamore
271 1.1 gdamore va = (vaddr_t)TRUNC_PAGE(bsh);
272 1.11 martin realsz = (vsize_t)ROUND_PAGE((bsh & PAGE_MASK) + size);
273 1.1 gdamore
274 1.1 gdamore s = splhigh();
275 1.1 gdamore
276 1.2 gdamore /* make sure that any pending writes are flushed */
277 1.2 gdamore wbflush();
278 1.2 gdamore
279 1.1 gdamore /*
280 1.1 gdamore * we have to get the bus address, so that we can free it in the
281 1.1 gdamore * extent manager. this is the unfortunate thing about using
282 1.1 gdamore * virtual memory instead of just a 1:1 mapping scheme.
283 1.1 gdamore */
284 1.7 thorpej if (pmap_extract(pmap_kernel(), va, &pa) == false)
285 1.1 gdamore panic("au_himem_unmap: virtual address invalid!");
286 1.1 gdamore
287 1.1 gdamore /* now remove it from the pmap */
288 1.1 gdamore pmap_kremove(va, realsz);
289 1.1 gdamore pmap_update(pmap_kernel());
290 1.1 gdamore splx(s);
291 1.1 gdamore
292 1.1 gdamore /* finally we can release both virtual and bus address ranges */
293 1.1 gdamore uvm_km_free(kernel_map, va, realsz, UVM_KMF_VAONLY);
294 1.1 gdamore
295 1.1 gdamore if (acct) {
296 1.1 gdamore bus_addr_t addr;
297 1.11 martin addr = ((pa - c->c_physoff) + (bsh & PAGE_MASK));
298 1.1 gdamore extent_free(c->c_extent, addr, size, EX_NOWAIT);
299 1.1 gdamore }
300 1.1 gdamore }
301 1.1 gdamore
302 1.1 gdamore int
303 1.1 gdamore au_himem_subregion(void *cookie, bus_space_handle_t bsh,
304 1.1 gdamore bus_size_t offset, bus_size_t size, bus_space_handle_t *nbshp)
305 1.1 gdamore {
306 1.1 gdamore
307 1.1 gdamore *nbshp = bsh + offset;
308 1.1 gdamore return 0;
309 1.1 gdamore }
310 1.1 gdamore
311 1.1 gdamore void *
312 1.1 gdamore au_himem_vaddr(void *cookie, bus_space_handle_t bsh)
313 1.1 gdamore {
314 1.1 gdamore
315 1.1 gdamore return ((void *)bsh);
316 1.1 gdamore }
317 1.1 gdamore
318 1.1 gdamore paddr_t
319 1.1 gdamore au_himem_mmap(void *cookie, bus_addr_t addr, off_t off, int prot, int flags)
320 1.1 gdamore {
321 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)cookie;
322 1.1 gdamore
323 1.1 gdamore /* I/O spaces should not be directly mmap'ed */
324 1.1 gdamore if (c->c_flags & AU_HIMEM_SPACE_IO)
325 1.1 gdamore return -1;
326 1.1 gdamore
327 1.1 gdamore if (addr < c->c_start || (addr + off) >= c->c_end)
328 1.1 gdamore return -1;
329 1.1 gdamore
330 1.1 gdamore return mips_btop(c->c_physoff + addr + off);
331 1.1 gdamore }
332 1.1 gdamore
333 1.1 gdamore int
334 1.1 gdamore au_himem_alloc(void *cookie, bus_addr_t start, bus_addr_t end,
335 1.1 gdamore bus_size_t size, bus_size_t align, bus_size_t boundary, int flags,
336 1.1 gdamore bus_addr_t *addrp, bus_space_handle_t *bshp)
337 1.1 gdamore {
338 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)cookie;
339 1.1 gdamore int err;
340 1.10 matt u_long addr;
341 1.1 gdamore
342 1.1 gdamore err = extent_alloc_subregion(c->c_extent, start, end, size,
343 1.10 matt align, boundary, EX_FAST | EX_NOWAIT, &addr);
344 1.1 gdamore if (err) {
345 1.1 gdamore return err;
346 1.1 gdamore }
347 1.10 matt err = au_himem_map(cookie, addr, size, flags, bshp, 0);
348 1.1 gdamore if (err)
349 1.10 matt extent_free(c->c_extent, addr, size, EX_NOWAIT);
350 1.10 matt *addrp = addr;
351 1.1 gdamore return err;
352 1.1 gdamore }
353 1.1 gdamore
354 1.1 gdamore void
355 1.1 gdamore au_himem_free(void *cookie, bus_space_handle_t bsh, bus_size_t size)
356 1.1 gdamore {
357 1.1 gdamore
358 1.1 gdamore /* unmap takes care of it all */
359 1.1 gdamore au_himem_unmap(cookie, bsh, size, 1);
360 1.1 gdamore }
361 1.1 gdamore
362 1.1 gdamore inline void
363 1.1 gdamore au_himem_barrier(void *cookie, bus_space_handle_t bsh, bus_size_t o,
364 1.1 gdamore bus_size_t l, int f)
365 1.1 gdamore {
366 1.1 gdamore
367 1.1 gdamore if (f & BUS_SPACE_BARRIER_WRITE)
368 1.1 gdamore wbflush();
369 1.1 gdamore }
370 1.1 gdamore
371 1.1 gdamore inline uint8_t
372 1.1 gdamore au_himem_r_1(void *v, bus_space_handle_t h, bus_size_t o)
373 1.1 gdamore {
374 1.2 gdamore wbflush();
375 1.10 matt return (*(volatile uint8_t *)(intptr_t)(h + o));
376 1.1 gdamore }
377 1.1 gdamore
378 1.1 gdamore inline uint16_t
379 1.1 gdamore au_himem_r_2(void *v, bus_space_handle_t h, bus_size_t o)
380 1.1 gdamore {
381 1.2 gdamore uint16_t val;
382 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
383 1.1 gdamore
384 1.2 gdamore wbflush();
385 1.10 matt val = (*(volatile uint16_t *)(intptr_t)(h + o));
386 1.1 gdamore return (c->c_swswap ? bswap16(val) : val);
387 1.1 gdamore }
388 1.1 gdamore
389 1.1 gdamore inline uint32_t
390 1.1 gdamore au_himem_r_4(void *v, bus_space_handle_t h, bus_size_t o)
391 1.1 gdamore {
392 1.2 gdamore uint32_t val;
393 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
394 1.1 gdamore
395 1.2 gdamore wbflush();
396 1.10 matt val = (*(volatile uint32_t *)(intptr_t)(h + o));
397 1.1 gdamore return (c->c_swswap ? bswap32(val) : val);
398 1.1 gdamore }
399 1.1 gdamore
400 1.1 gdamore inline uint64_t
401 1.1 gdamore au_himem_r_8(void *v, bus_space_handle_t h, bus_size_t o)
402 1.1 gdamore {
403 1.2 gdamore uint64_t val;
404 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
405 1.1 gdamore
406 1.2 gdamore wbflush();
407 1.10 matt val = (*(volatile uint64_t *)(intptr_t)(h + o));
408 1.1 gdamore return (c->c_swswap ? bswap64(val) : val);
409 1.1 gdamore }
410 1.1 gdamore
411 1.1 gdamore inline void
412 1.1 gdamore au_himem_w_1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t val)
413 1.1 gdamore {
414 1.1 gdamore
415 1.10 matt *(volatile uint8_t *)(intptr_t)(h + o) = val;
416 1.2 gdamore wbflush();
417 1.1 gdamore }
418 1.1 gdamore
419 1.1 gdamore inline void
420 1.1 gdamore au_himem_w_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t val)
421 1.1 gdamore {
422 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
423 1.1 gdamore
424 1.10 matt *(volatile uint16_t *)(intptr_t)(h + o) = c->c_swswap ? bswap16(val) : val;
425 1.2 gdamore wbflush();
426 1.1 gdamore }
427 1.1 gdamore
428 1.1 gdamore inline void
429 1.1 gdamore au_himem_w_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t val)
430 1.1 gdamore {
431 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
432 1.1 gdamore
433 1.10 matt *(volatile uint32_t *)(intptr_t)(h + o) = c->c_swswap ? bswap32(val) : val;
434 1.2 gdamore wbflush();
435 1.1 gdamore }
436 1.1 gdamore
437 1.1 gdamore inline void
438 1.1 gdamore au_himem_w_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t val)
439 1.1 gdamore {
440 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
441 1.1 gdamore
442 1.10 matt *(volatile uint64_t *)(intptr_t)(h + o) = c->c_swswap ? bswap64(val) : val;
443 1.2 gdamore wbflush();
444 1.1 gdamore }
445 1.1 gdamore
446 1.1 gdamore inline uint16_t
447 1.1 gdamore au_himem_rs_2(void *v, bus_space_handle_t h, bus_size_t o)
448 1.1 gdamore {
449 1.4 martin uint16_t val;
450 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
451 1.1 gdamore
452 1.2 gdamore wbflush();
453 1.10 matt val = (*(volatile uint16_t *)(intptr_t)(h + o));
454 1.1 gdamore return (c->c_hwswap ? bswap16(val) : val);
455 1.1 gdamore }
456 1.1 gdamore
457 1.1 gdamore inline uint32_t
458 1.1 gdamore au_himem_rs_4(void *v, bus_space_handle_t h, bus_size_t o)
459 1.1 gdamore {
460 1.2 gdamore uint32_t val;
461 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
462 1.1 gdamore
463 1.2 gdamore wbflush();
464 1.10 matt val = (*(volatile uint32_t *)(intptr_t)(h + o));
465 1.1 gdamore return (c->c_hwswap ? bswap32(val) : val);
466 1.1 gdamore }
467 1.1 gdamore
468 1.1 gdamore inline uint64_t
469 1.1 gdamore au_himem_rs_8(void *v, bus_space_handle_t h, bus_size_t o)
470 1.1 gdamore {
471 1.2 gdamore uint64_t val;
472 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
473 1.1 gdamore
474 1.2 gdamore wbflush();
475 1.10 matt val = (*(volatile uint64_t *)(intptr_t)(h + o));
476 1.1 gdamore return (c->c_hwswap ? bswap64(val) : val);
477 1.1 gdamore }
478 1.1 gdamore
479 1.1 gdamore inline void
480 1.1 gdamore au_himem_ws_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t val)
481 1.1 gdamore {
482 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
483 1.1 gdamore
484 1.10 matt *(volatile uint16_t *)(intptr_t)(h + o) = c->c_hwswap ? bswap16(val) : val;
485 1.2 gdamore wbflush();
486 1.1 gdamore }
487 1.1 gdamore
488 1.1 gdamore inline void
489 1.1 gdamore au_himem_ws_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t val)
490 1.1 gdamore {
491 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
492 1.1 gdamore
493 1.10 matt *(volatile uint32_t *)(intptr_t)(h + o) = c->c_hwswap ? bswap32(val) : val;
494 1.2 gdamore wbflush();
495 1.1 gdamore }
496 1.1 gdamore
497 1.1 gdamore inline void
498 1.1 gdamore au_himem_ws_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t val)
499 1.1 gdamore {
500 1.1 gdamore au_himem_cookie_t *c = (au_himem_cookie_t *)v;
501 1.1 gdamore
502 1.10 matt *(volatile uint64_t *)(intptr_t)(h + o) = c->c_hwswap ? bswap64(val) : val;
503 1.2 gdamore wbflush();
504 1.1 gdamore }
505 1.1 gdamore
506 1.1 gdamore #define AU_HIMEM_RM(TYPE,BYTES) \
507 1.1 gdamore void \
508 1.1 gdamore __CONCAT(au_himem_rm_,BYTES)(void *v, \
509 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE *dst, bus_size_t cnt) \
510 1.1 gdamore { \
511 1.1 gdamore \
512 1.1 gdamore while (cnt-- > 0) \
513 1.1 gdamore *dst ++ = __CONCAT(au_himem_r_,BYTES)(v, h, o); \
514 1.1 gdamore }
515 1.1 gdamore AU_HIMEM_RM(uint8_t,1)
516 1.1 gdamore AU_HIMEM_RM(uint16_t,2)
517 1.1 gdamore AU_HIMEM_RM(uint32_t,4)
518 1.1 gdamore AU_HIMEM_RM(uint64_t,8)
519 1.1 gdamore
520 1.1 gdamore #define AU_HIMEM_RMS(TYPE,BYTES) \
521 1.1 gdamore void \
522 1.1 gdamore __CONCAT(au_himem_rms_,BYTES)(void *v, \
523 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE *dst, bus_size_t cnt) \
524 1.1 gdamore { \
525 1.1 gdamore \
526 1.1 gdamore while (cnt-- > 0) { \
527 1.1 gdamore *dst++ = __CONCAT(au_himem_rs_,BYTES)(v, h, o); \
528 1.1 gdamore } \
529 1.1 gdamore }
530 1.1 gdamore AU_HIMEM_RMS(uint16_t,2)
531 1.1 gdamore AU_HIMEM_RMS(uint32_t,4)
532 1.1 gdamore AU_HIMEM_RMS(uint64_t,8)
533 1.1 gdamore
534 1.1 gdamore #define AU_HIMEM_RR(TYPE,BYTES) \
535 1.1 gdamore void \
536 1.1 gdamore __CONCAT(au_himem_rr_,BYTES)(void *v, \
537 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE *dst, bus_size_t cnt) \
538 1.1 gdamore { \
539 1.1 gdamore \
540 1.1 gdamore while (cnt-- > 0) { \
541 1.1 gdamore *dst++ = __CONCAT(au_himem_r_,BYTES)(v, h, o); \
542 1.1 gdamore o += BYTES; \
543 1.1 gdamore } \
544 1.1 gdamore }
545 1.1 gdamore AU_HIMEM_RR(uint8_t,1)
546 1.1 gdamore AU_HIMEM_RR(uint16_t,2)
547 1.1 gdamore AU_HIMEM_RR(uint32_t,4)
548 1.1 gdamore AU_HIMEM_RR(uint64_t,8)
549 1.1 gdamore
550 1.1 gdamore #define AU_HIMEM_RRS(TYPE,BYTES) \
551 1.1 gdamore void \
552 1.1 gdamore __CONCAT(au_himem_rrs_,BYTES)(void *v, \
553 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE *dst, bus_size_t cnt) \
554 1.1 gdamore { \
555 1.1 gdamore \
556 1.1 gdamore while (cnt-- > 0) { \
557 1.1 gdamore *dst++ = __CONCAT(au_himem_rs_,BYTES)(v, h, o); \
558 1.1 gdamore o += BYTES; \
559 1.1 gdamore } \
560 1.1 gdamore }
561 1.1 gdamore AU_HIMEM_RRS(uint16_t,2)
562 1.1 gdamore AU_HIMEM_RRS(uint32_t,4)
563 1.1 gdamore AU_HIMEM_RRS(uint64_t,8)
564 1.1 gdamore
565 1.1 gdamore #define AU_HIMEM_WM(TYPE,BYTES) \
566 1.1 gdamore void \
567 1.1 gdamore __CONCAT(au_himem_wm_,BYTES)(void *v, \
568 1.1 gdamore bus_space_handle_t h, bus_size_t o, const TYPE *src, \
569 1.1 gdamore bus_size_t cnt) \
570 1.1 gdamore { \
571 1.1 gdamore \
572 1.1 gdamore while (cnt-- > 0) { \
573 1.1 gdamore __CONCAT(au_himem_w_,BYTES)(v, h, o, *src++); \
574 1.1 gdamore } \
575 1.1 gdamore }
576 1.1 gdamore AU_HIMEM_WM(uint8_t,1)
577 1.1 gdamore AU_HIMEM_WM(uint16_t,2)
578 1.1 gdamore AU_HIMEM_WM(uint32_t,4)
579 1.1 gdamore AU_HIMEM_WM(uint64_t,8)
580 1.1 gdamore
581 1.1 gdamore #define AU_HIMEM_WMS(TYPE,BYTES) \
582 1.1 gdamore void \
583 1.1 gdamore __CONCAT(au_himem_wms_,BYTES)(void *v, \
584 1.1 gdamore bus_space_handle_t h, bus_size_t o, const TYPE *src, \
585 1.1 gdamore bus_size_t cnt) \
586 1.1 gdamore { \
587 1.1 gdamore \
588 1.1 gdamore while (cnt-- > 0) { \
589 1.1 gdamore __CONCAT(au_himem_ws_,BYTES)(v, h, o, *src++); \
590 1.1 gdamore } \
591 1.1 gdamore }
592 1.1 gdamore AU_HIMEM_WMS(uint16_t,2)
593 1.1 gdamore AU_HIMEM_WMS(uint32_t,4)
594 1.1 gdamore AU_HIMEM_WMS(uint64_t,8)
595 1.1 gdamore
596 1.1 gdamore #define AU_HIMEM_WR(TYPE,BYTES) \
597 1.1 gdamore void \
598 1.1 gdamore __CONCAT(au_himem_wr_,BYTES)(void *v, \
599 1.1 gdamore bus_space_handle_t h, bus_size_t o, const TYPE *src, \
600 1.1 gdamore bus_size_t cnt) \
601 1.1 gdamore { \
602 1.1 gdamore \
603 1.1 gdamore while (cnt-- > 0) { \
604 1.1 gdamore __CONCAT(au_himem_w_,BYTES)(v, h, o, *src++); \
605 1.1 gdamore o += BYTES; \
606 1.1 gdamore } \
607 1.1 gdamore }
608 1.1 gdamore AU_HIMEM_WR(uint8_t,1)
609 1.1 gdamore AU_HIMEM_WR(uint16_t,2)
610 1.1 gdamore AU_HIMEM_WR(uint32_t,4)
611 1.1 gdamore AU_HIMEM_WR(uint64_t,8)
612 1.1 gdamore
613 1.1 gdamore #define AU_HIMEM_WRS(TYPE,BYTES) \
614 1.1 gdamore void \
615 1.1 gdamore __CONCAT(au_himem_wrs_,BYTES)(void *v, \
616 1.1 gdamore bus_space_handle_t h, bus_size_t o, const TYPE *src, \
617 1.1 gdamore bus_size_t cnt) \
618 1.1 gdamore { \
619 1.1 gdamore \
620 1.1 gdamore while (cnt-- > 0) { \
621 1.1 gdamore __CONCAT(au_himem_ws_,BYTES)(v, h, o, *src++); \
622 1.1 gdamore o += BYTES; \
623 1.1 gdamore } \
624 1.1 gdamore }
625 1.1 gdamore AU_HIMEM_WRS(uint16_t,2)
626 1.1 gdamore AU_HIMEM_WRS(uint32_t,4)
627 1.1 gdamore AU_HIMEM_WRS(uint64_t,8)
628 1.1 gdamore
629 1.1 gdamore #define AU_HIMEM_SM(TYPE,BYTES) \
630 1.1 gdamore void \
631 1.1 gdamore __CONCAT(au_himem_sm_,BYTES)(void *v, \
632 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE val, \
633 1.1 gdamore bus_size_t cnt) \
634 1.1 gdamore { \
635 1.1 gdamore \
636 1.1 gdamore while (cnt-- > 0) { \
637 1.1 gdamore __CONCAT(au_himem_w_,BYTES)(v, h, o, val); \
638 1.1 gdamore } \
639 1.1 gdamore }
640 1.1 gdamore AU_HIMEM_SM(uint8_t,1)
641 1.1 gdamore AU_HIMEM_SM(uint16_t,2)
642 1.1 gdamore AU_HIMEM_SM(uint32_t,4)
643 1.1 gdamore AU_HIMEM_SM(uint64_t,8)
644 1.1 gdamore
645 1.1 gdamore #define AU_HIMEM_SR(TYPE,BYTES) \
646 1.1 gdamore void \
647 1.1 gdamore __CONCAT(au_himem_sr_,BYTES)(void *v, \
648 1.1 gdamore bus_space_handle_t h, bus_size_t o, TYPE val, \
649 1.1 gdamore bus_size_t cnt) \
650 1.1 gdamore { \
651 1.1 gdamore \
652 1.1 gdamore while (cnt-- > 0) { \
653 1.1 gdamore __CONCAT(au_himem_w_,BYTES)(v, h, o, val); \
654 1.1 gdamore o += BYTES; \
655 1.1 gdamore } \
656 1.1 gdamore }
657 1.1 gdamore AU_HIMEM_SR(uint8_t,1)
658 1.1 gdamore AU_HIMEM_SR(uint16_t,2)
659 1.1 gdamore AU_HIMEM_SR(uint32_t,4)
660 1.1 gdamore AU_HIMEM_SR(uint64_t,8)
661 1.1 gdamore
662 1.1 gdamore
663 1.1 gdamore #define AU_HIMEM_C(TYPE,BYTES) \
664 1.1 gdamore void \
665 1.1 gdamore __CONCAT(au_himem_c_,BYTES)(void *v, \
666 1.1 gdamore bus_space_handle_t h1, bus_size_t o1, bus_space_handle_t h2, \
667 1.10 matt bus_size_t o2, bus_size_t cnt) \
668 1.1 gdamore { \
669 1.1 gdamore volatile TYPE *src, *dst; \
670 1.10 matt src = (volatile TYPE *)(intptr_t)(h1 + o1); \
671 1.10 matt dst = (volatile TYPE *)(intptr_t)(h2 + o2); \
672 1.1 gdamore \
673 1.1 gdamore if (src >= dst) { \
674 1.1 gdamore while (cnt-- > 0) \
675 1.1 gdamore *dst++ = *src++; \
676 1.1 gdamore } else { \
677 1.1 gdamore src += cnt - 1; \
678 1.1 gdamore dst += cnt - 1; \
679 1.1 gdamore while (cnt-- > 0) \
680 1.1 gdamore *dst-- = *src--; \
681 1.1 gdamore } \
682 1.1 gdamore }
683 1.1 gdamore AU_HIMEM_C(uint8_t,1)
684 1.1 gdamore AU_HIMEM_C(uint16_t,2)
685 1.1 gdamore AU_HIMEM_C(uint32_t,4)
686 1.1 gdamore AU_HIMEM_C(uint64_t,8)
687 1.1 gdamore
688 1.1 gdamore
689 1.1 gdamore void
690 1.1 gdamore au_himem_space_init(bus_space_tag_t bst, const char *name,
691 1.1 gdamore paddr_t physoff, bus_addr_t start, bus_addr_t end, int flags)
692 1.1 gdamore {
693 1.1 gdamore au_himem_cookie_t *c;
694 1.1 gdamore
695 1.1 gdamore c = malloc(sizeof (struct au_himem_cookie), M_DEVBUF,
696 1.1 gdamore M_NOWAIT | M_ZERO);
697 1.1 gdamore
698 1.1 gdamore c->c_name = name;
699 1.1 gdamore c->c_start = start;
700 1.1 gdamore c->c_end = end;
701 1.1 gdamore c->c_physoff = physoff;
702 1.1 gdamore
703 1.1 gdamore /* allocate extent manager */
704 1.14 para c->c_extent = extent_create(name, start, end,
705 1.1 gdamore NULL, 0, EX_NOWAIT);
706 1.1 gdamore if (c->c_extent == NULL)
707 1.1 gdamore panic("au_himem_space_init: %s: cannot create extent", name);
708 1.1 gdamore
709 1.1 gdamore #if _BYTE_ORDER == _BIG_ENDIAN
710 1.1 gdamore if (flags & AU_HIMEM_SPACE_LITTLE_ENDIAN) {
711 1.1 gdamore if (flags & AU_HIMEM_SPACE_SWAP_HW)
712 1.1 gdamore c->c_hwswap = 1;
713 1.1 gdamore else
714 1.1 gdamore c->c_swswap = 1;
715 1.1 gdamore }
716 1.1 gdamore
717 1.1 gdamore #elif _BYTE_ORDER == _LITTLE_ENDIAN
718 1.1 gdamore if (flags & AU_HIMEM_SPACE_BIG_ENDIAN) {
719 1.1 gdamore if (flags & AU_HIMEM_SPACE_SWAP_HW)
720 1.1 gdamore c->c_hwswap = 1;
721 1.1 gdamore else
722 1.1 gdamore c->c_swswap = 1;
723 1.1 gdamore }
724 1.1 gdamore #endif
725 1.1 gdamore
726 1.1 gdamore bst->bs_cookie = c;
727 1.1 gdamore bst->bs_map = au_himem_map;
728 1.1 gdamore bst->bs_unmap = au_himem_unmap;
729 1.1 gdamore bst->bs_subregion = au_himem_subregion;
730 1.1 gdamore bst->bs_translate = NULL; /* we don't use these */
731 1.1 gdamore bst->bs_get_window = NULL; /* we don't use these */
732 1.1 gdamore bst->bs_alloc = au_himem_alloc;
733 1.1 gdamore bst->bs_free = au_himem_free;
734 1.1 gdamore bst->bs_vaddr = au_himem_vaddr;
735 1.1 gdamore bst->bs_mmap = au_himem_mmap;
736 1.1 gdamore bst->bs_barrier = au_himem_barrier;
737 1.1 gdamore bst->bs_r_1 = au_himem_r_1;
738 1.1 gdamore bst->bs_w_1 = au_himem_w_1;
739 1.1 gdamore bst->bs_r_2 = au_himem_r_2;
740 1.1 gdamore bst->bs_r_4 = au_himem_r_4;
741 1.1 gdamore bst->bs_r_8 = au_himem_r_8;
742 1.1 gdamore bst->bs_w_2 = au_himem_w_2;
743 1.1 gdamore bst->bs_w_4 = au_himem_w_4;
744 1.1 gdamore bst->bs_w_8 = au_himem_w_8;
745 1.1 gdamore bst->bs_rm_1 = au_himem_rm_1;
746 1.1 gdamore bst->bs_rm_2 = au_himem_rm_2;
747 1.1 gdamore bst->bs_rm_4 = au_himem_rm_4;
748 1.1 gdamore bst->bs_rm_8 = au_himem_rm_8;
749 1.1 gdamore bst->bs_rr_1 = au_himem_rr_1;
750 1.1 gdamore bst->bs_rr_2 = au_himem_rr_2;
751 1.1 gdamore bst->bs_rr_4 = au_himem_rr_4;
752 1.1 gdamore bst->bs_rr_8 = au_himem_rr_8;
753 1.1 gdamore bst->bs_wm_1 = au_himem_wm_1;
754 1.1 gdamore bst->bs_wm_2 = au_himem_wm_2;
755 1.1 gdamore bst->bs_wm_4 = au_himem_wm_4;
756 1.1 gdamore bst->bs_wm_8 = au_himem_wm_8;
757 1.1 gdamore bst->bs_wr_1 = au_himem_wr_1;
758 1.1 gdamore bst->bs_wr_2 = au_himem_wr_2;
759 1.1 gdamore bst->bs_wr_4 = au_himem_wr_4;
760 1.1 gdamore bst->bs_wr_8 = au_himem_wr_8;
761 1.1 gdamore bst->bs_sm_1 = au_himem_sm_1;
762 1.1 gdamore bst->bs_sm_2 = au_himem_sm_2;
763 1.1 gdamore bst->bs_sm_4 = au_himem_sm_4;
764 1.1 gdamore bst->bs_sm_8 = au_himem_sm_8;
765 1.1 gdamore bst->bs_sr_1 = au_himem_sr_1;
766 1.1 gdamore bst->bs_sr_2 = au_himem_sr_2;
767 1.1 gdamore bst->bs_sr_4 = au_himem_sr_4;
768 1.1 gdamore bst->bs_sr_8 = au_himem_sr_8;
769 1.1 gdamore bst->bs_c_1 = au_himem_c_1;
770 1.1 gdamore bst->bs_c_2 = au_himem_c_2;
771 1.1 gdamore bst->bs_c_4 = au_himem_c_4;
772 1.1 gdamore bst->bs_c_8 = au_himem_c_8;
773 1.1 gdamore
774 1.1 gdamore bst->bs_rs_1 = au_himem_r_1;
775 1.1 gdamore bst->bs_rs_2 = au_himem_rs_2;
776 1.1 gdamore bst->bs_rs_4 = au_himem_rs_4;
777 1.1 gdamore bst->bs_rs_8 = au_himem_rs_8;
778 1.1 gdamore bst->bs_rms_1 = au_himem_rm_1;
779 1.1 gdamore bst->bs_rms_2 = au_himem_rms_2;
780 1.1 gdamore bst->bs_rms_4 = au_himem_rms_4;
781 1.1 gdamore bst->bs_rms_8 = au_himem_rms_8;
782 1.1 gdamore bst->bs_rrs_1 = au_himem_rr_1;
783 1.1 gdamore bst->bs_rrs_2 = au_himem_rrs_2;
784 1.1 gdamore bst->bs_rrs_4 = au_himem_rrs_4;
785 1.1 gdamore bst->bs_rrs_8 = au_himem_rrs_8;
786 1.1 gdamore bst->bs_ws_1 = au_himem_w_1;
787 1.1 gdamore bst->bs_ws_2 = au_himem_ws_2;
788 1.1 gdamore bst->bs_ws_4 = au_himem_ws_4;
789 1.1 gdamore bst->bs_ws_8 = au_himem_ws_8;
790 1.1 gdamore bst->bs_wms_1 = au_himem_wm_1;
791 1.1 gdamore bst->bs_wms_2 = au_himem_wms_2;
792 1.1 gdamore bst->bs_wms_4 = au_himem_wms_4;
793 1.1 gdamore bst->bs_wms_8 = au_himem_wms_8;
794 1.1 gdamore bst->bs_wrs_1 = au_himem_wr_1;
795 1.1 gdamore bst->bs_wrs_2 = au_himem_wrs_2;
796 1.1 gdamore bst->bs_wrs_4 = au_himem_wrs_4;
797 1.1 gdamore bst->bs_wrs_8 = au_himem_wrs_8;
798 1.1 gdamore }
799