Home | History | Annotate | Line # | Download | only in dev
      1  1.1  gdamore /* $NetBSD: ac97reg.h,v 1.1 2006/02/09 03:14:31 gdamore Exp $ */
      2  1.1  gdamore 
      3  1.1  gdamore /*
      4  1.1  gdamore  * Copyright 2002 Wasabi Systems, Inc.
      5  1.1  gdamore  * All rights reserved.
      6  1.1  gdamore  *
      7  1.1  gdamore  * Written by Simon Burge for Wasabi Systems, Inc.
      8  1.1  gdamore  *
      9  1.1  gdamore  * Redistribution and use in source and binary forms, with or without
     10  1.1  gdamore  * modification, are permitted provided that the following conditions
     11  1.1  gdamore  * are met:
     12  1.1  gdamore  * 1. Redistributions of source code must retain the above copyright
     13  1.1  gdamore  *    notice, this list of conditions and the following disclaimer.
     14  1.1  gdamore  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  gdamore  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  gdamore  *    documentation and/or other materials provided with the distribution.
     17  1.1  gdamore  * 3. All advertising materials mentioning features or use of this software
     18  1.1  gdamore  *    must display the following acknowledgement:
     19  1.1  gdamore  *      This product includes software developed for the NetBSD Project by
     20  1.1  gdamore  *      Wasabi Systems, Inc.
     21  1.1  gdamore  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  gdamore  *    or promote products derived from this software without specific prior
     23  1.1  gdamore  *    written permission.
     24  1.1  gdamore  *
     25  1.1  gdamore  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  gdamore  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  gdamore  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  gdamore  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  gdamore  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  gdamore  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  gdamore  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  gdamore  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  gdamore  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  gdamore  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  gdamore  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  gdamore  */
     37  1.1  gdamore 
     38  1.1  gdamore #ifndef	_MIPS_ALCHEMY_AC97REG_H
     39  1.1  gdamore #define	_MIPS_ALCHEMY_AC97REG_H
     40  1.1  gdamore 
     41  1.1  gdamore /*  *********************************************************************
     42  1.1  gdamore     *  Naming schemes for constants in these files:
     43  1.1  gdamore     *
     44  1.1  gdamore     *  M_xxx            MASK constant (identifies bits in a register).
     45  1.1  gdamore     *                   For multi-bit fields, all bits in the field will
     46  1.1  gdamore     *                   be set.
     47  1.1  gdamore     *
     48  1.1  gdamore     *  K_xxx            "Code" constant (value for data in a multi-bit
     49  1.1  gdamore     *                   field).  The value is right justified.
     50  1.1  gdamore     *
     51  1.1  gdamore     *  V_xxx            "Value" constant.  This is the same as the
     52  1.1  gdamore     *                   corresponding "K_xxx" constant, except it is
     53  1.1  gdamore     *                   shifted to the correct position in the register.
     54  1.1  gdamore     *
     55  1.1  gdamore     *  S_xxx            SHIFT constant.  This is the number of bits that
     56  1.1  gdamore     *                   a field value (code) needs to be shifted
     57  1.1  gdamore     *                   (towards the left) to put the value in the right
     58  1.1  gdamore     *                   position for the register.
     59  1.1  gdamore     *
     60  1.1  gdamore     *  A_xxx            ADDRESS constant.  This will be a physical
     61  1.1  gdamore     *                   address.  Use the MIPS_PHYS_TO_KSEG1 macro to
     62  1.1  gdamore     *                   generate a K1SEG address.
     63  1.1  gdamore     *
     64  1.1  gdamore     *  R_xxx            RELATIVE offset constant.  This is an offset from
     65  1.1  gdamore     *                   an A_xxx constant (usually the first register in
     66  1.1  gdamore     *                   a group).
     67  1.1  gdamore     *
     68  1.1  gdamore     *  G_xxx(X)         GET value.  This macro obtains a multi-bit field
     69  1.1  gdamore     *                   from a register, masks it, and shifts it to
     70  1.1  gdamore     *                   the bottom of the register (retrieving a K_xxx
     71  1.1  gdamore     *                   value, for example).
     72  1.1  gdamore     *
     73  1.1  gdamore     *  V_xxx(X)         VALUE.  This macro computes the value of a
     74  1.1  gdamore     *                   K_xxx constant shifted to the correct position
     75  1.1  gdamore     *                   in the register.
     76  1.1  gdamore     ********************************************************************* */
     77  1.1  gdamore 
     78  1.1  gdamore #if !defined(__ASSEMBLER__)
     79  1.1  gdamore #define _MAKE64(x) ((uint64_t)(x))
     80  1.1  gdamore #define _MAKE32(x) ((uint32_t)(x))
     81  1.1  gdamore #else
     82  1.1  gdamore #define _MAKE64(x) (x)
     83  1.1  gdamore #define _MAKE32(x) (x)
     84  1.1  gdamore #endif
     85  1.1  gdamore 
     86  1.1  gdamore /* Make a mask for 1 bit at position 'n' */
     87  1.1  gdamore #define _MAKEMASK1_64(n) (_MAKE64(1) << _MAKE64(n))
     88  1.1  gdamore #define _MAKEMASK1_32(n) (_MAKE32(1) << _MAKE32(n))
     89  1.1  gdamore 
     90  1.1  gdamore /* Make a mask for 'v' bits at position 'n' */
     91  1.1  gdamore #define _MAKEMASK_64(v,n) (_MAKE64((_MAKE64(1)<<(v))-1) << _MAKE64(n))
     92  1.1  gdamore #define _MAKEMASK_32(v,n) (_MAKE32((_MAKE32(1)<<(v))-1) << _MAKE32(n))
     93  1.1  gdamore 
     94  1.1  gdamore /* Make a value at 'v' at bit position 'n' */
     95  1.1  gdamore #define _MAKEVALUE_64(v,n) (_MAKE64(v) << _MAKE64(n))
     96  1.1  gdamore #define _MAKEVALUE_32(v,n) (_MAKE32(v) << _MAKE32(n))
     97  1.1  gdamore 
     98  1.1  gdamore #define _GETVALUE_64(v,n,m) ((_MAKE64(v) & _MAKE64(m)) >> _MAKE64(n))
     99  1.1  gdamore #define _GETVALUE_32(v,n,m) ((_MAKE32(v) & _MAKE32(m)) >> _MAKE32(n))
    100  1.1  gdamore 
    101  1.1  gdamore /********************   AC97 Controller registers   *********************/
    102  1.1  gdamore 
    103  1.1  gdamore #define	AC97_CONFIG		0x00
    104  1.1  gdamore 
    105  1.1  gdamore #define	  M_AC97CFG_RS		  _MAKEMASK1_32(0)
    106  1.1  gdamore #define	  M_AC97CFG_SN		  _MAKEMASK1_32(1)
    107  1.1  gdamore #define	  M_AC97CFG_SG		  _MAKEMASK1_32(2)
    108  1.1  gdamore 
    109  1.1  gdamore #define	  S_AC97CFG_XS		  _MAKE32(12)
    110  1.1  gdamore #define	  M_AC97CFG_XS		  _MAKEMASK_32(10)
    111  1.1  gdamore #define	  V_AC97CFG_XS(x)	  _MAKEVALUE_32(x, S_AC97CFG_XS)
    112  1.1  gdamore #define	  G_AC97CFG_XS(x)	  _GETVALUE_32(x, S_AC97CFG_XS, M_AC97CFG_XS)
    113  1.1  gdamore 
    114  1.1  gdamore #define	  S_AC97CFG_RC		  _MAKE32(12)
    115  1.1  gdamore #define	  M_AC97CFG_RC		  _MAKEMASK_32(10)
    116  1.1  gdamore #define	  V_AC97CFG_RC(x)	  _MAKEVALUE_32(x, S_AC97CFG_RC)
    117  1.1  gdamore #define	  G_AC97CFG_RC(x)	  _GETVALUE_32(x, S_AC97CFG_RC, M_AC97CFG_RC)
    118  1.1  gdamore 
    119  1.1  gdamore #define	AC97_STATUS		0x04
    120  1.1  gdamore 
    121  1.1  gdamore #define	  M_AC97STAT_RF		  _MAKEMASK1_32(0)
    122  1.1  gdamore #define	  M_AC97STAT_RE		  _MAKEMASK1_32(1)
    123  1.1  gdamore #define	  M_AC97STAT_TF		  _MAKEMASK1_32(3)
    124  1.1  gdamore #define	  M_AC97STAT_TE		  _MAKEMASK1_32(4)
    125  1.1  gdamore #define	  M_AC97STAT_CP		  _MAKEMASK1_32(6)
    126  1.1  gdamore #define	  M_AC97STAT_RD		  _MAKEMASK1_32(7)
    127  1.1  gdamore #define	  M_AC97STAT_RO		  _MAKEMASK1_32(8)
    128  1.1  gdamore #define	  M_AC97STAT_RU		  _MAKEMASK1_32(9)
    129  1.1  gdamore #define	  M_AC97STAT_XO		  _MAKEMASK1_32(10)
    130  1.1  gdamore #define	  M_AC97STAT_XU		  _MAKEMASK1_32(11)
    131  1.1  gdamore 
    132  1.1  gdamore #define	AC97_DATA		0x08
    133  1.1  gdamore 
    134  1.1  gdamore #define	  S_AC97DATA_DATA	  _MAKE32(0)
    135  1.1  gdamore #define	  M_AC97DATA_DATA	  _MAKEMASK_32(16)
    136  1.1  gdamore #define	  V_AC97DATA_DATA(x)	  _MAKEVALUE_32(x, S_AC97DATA_DATA)
    137  1.1  gdamore #define	  G_AC97DATA_DATA(x)	  _GETVALUE_32(x, S_AC97DATA_DATA, M_AC97DATA_DATA)
    138  1.1  gdamore 
    139  1.1  gdamore #define	AC97_COMMAND		0x0c
    140  1.1  gdamore 
    141  1.1  gdamore #define	  S_AC97CMD_INDEX	  _MAKE32(0)
    142  1.1  gdamore #define	  M_AC97CMD_INDEX	  _MAKEMASK_32(7)
    143  1.1  gdamore #define	  V_AC97CMD_INDEX(x)	  _MAKEVALUE_32(x, S_AC97CMD_INDEX)
    144  1.1  gdamore #define	  G_AC97CMD_INDEX(x)	  _GETVALUE_32(x, S_AC97CMD_INDEX, M_AC97CMD_INDEX)
    145  1.1  gdamore 
    146  1.1  gdamore #define	  M_AC97CMD_RW		  _MAKEMASK1_32(7)
    147  1.1  gdamore 
    148  1.1  gdamore #define	  S_AC97CMD_DATA	  _MAKE32(16)
    149  1.1  gdamore #define	  M_AC97CMD_DATA	  _MAKEMASK_32(16)
    150  1.1  gdamore #define	  V_AC97CMD_DATA(x)	  _MAKEVALUE_32(x, S_AC97CMD_DATA)
    151  1.1  gdamore #define	  G_AC97CMD_DATA(x)	  _GETVALUE_32(x, S_AC97CMD_DATA, M_AC97CMD_DATA)
    152  1.1  gdamore 
    153  1.1  gdamore #define	AC97_COMMAND_RESPONSE	0x0c
    154  1.1  gdamore 
    155  1.1  gdamore #define	  S_AC97CMDRESP_DATA	  _MAKE32(0)
    156  1.1  gdamore #define	  M_AC97CMDRESP_DATA	  _MAKEMASK_32(16)
    157  1.1  gdamore #define	  V_AC97CMDRESP_DATA(x)	  _MAKEVALUE_32(x, S_AC97CMDRESP_DATA)
    158  1.1  gdamore #define	  G_AC97CMDRESP_DATA(x)	  _GETVALUE_32(x, S_AC97CMDRESP_DATA, M_AC97CMDRESP_DATA)
    159  1.1  gdamore 
    160  1.1  gdamore #define	AC97_ENABLE		0x10
    161  1.1  gdamore 
    162  1.1  gdamore #define	  M_AC97EN_CE		  _MAKEMASK1_32(0)
    163  1.1  gdamore #define	  M_AC97EN_D		  _MAKEMASK1_32(1)
    164  1.1  gdamore 
    165  1.1  gdamore #define	AC97_SIZE		0x14		/* size of register set */
    166  1.1  gdamore 
    167  1.1  gdamore #endif	/* _MIPS_ALCHEMY_AC97REG_H */
    168