augpioreg.h revision 1.1 1 /* $NetBSD: augpioreg.h,v 1.1 2006/02/12 20:49:34 gdamore Exp $ */
2
3 /*-
4 * Copyright (c) 2006 Itronix Inc.
5 * All rights reserved.
6 *
7 * Written by Garrett D'Amore for Itronix Inc.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. The name of Itronix Inc. may not be used to endorse
18 * or promote products derived from this software without specific
19 * prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28 * ON ANY THEORY OF LIABILITY, WHETHER IN
29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 * POSSIBILITY OF SUCH DAMAGE.
32 */
33
34 #ifndef _MIPS_ALCHEMY_DEV_AUGPIOREG_H
35 #define _MIPS_ALCHEMY_DEV_AUGPIOREG_H
36
37 #define AUGPIO_NPINS 64
38
39 /* SYS_GPIO registers -- offset from SYS_BASE */
40 #define AUGPIO_SYS_TRIOUTRD 0x100
41 #define AUGPIO_SYS_TRIOUTCLR 0x100
42 #define AUGPIO_SYS_OUTPUTRD 0x108
43 #define AUGPIO_SYS_OUTPUTSET 0x108
44 #define AUGPIO_SYS_OUTPUTCLR 0x10C
45 #define AUGPIO_SYS_PINSTATERD 0x110
46 #define AUGPIO_SYS_PININPUTEN 0x110
47
48 /* GPIO2 registers -- offset from GPIO2_BASE */
49 #define AUGPIO_GPIO2_DIR 0x00
50 #define AUGPIO_GPIO2_OUTPUT 0x08
51 #define AUGPIO_GPIO2_PINSTATE 0x0C
52 #define AUGPIO_GPIO2_INTEN 0x10
53 #define AUGPIO_GPIO2_ENABLE 0x14
54
55 #define AUGPIO_GPIO2_ENABLE_CE 0x1
56 #define AUGPIO_GPIO2_ENABLE_MR 0x2
57
58 #endif /* _MIPS_ALCHEMY_DEV_AUPCIREG_H */
59