aupci.c revision 1.2 1 1.2 simonb /* $NetBSD: aupci.c,v 1.2 2006/02/13 22:57:52 simonb Exp $ */
2 1.1 gdamore
3 1.1 gdamore /*-
4 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
5 1.1 gdamore * All rights reserved.
6 1.1 gdamore *
7 1.1 gdamore * Written by Garrett D'Amore for Itronix Inc.
8 1.1 gdamore *
9 1.1 gdamore * Redistribution and use in source and binary forms, with or without
10 1.1 gdamore * modification, are permitted provided that the following conditions
11 1.1 gdamore * are met:
12 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer.
14 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
16 1.1 gdamore * documentation and/or other materials provided with the distribution.
17 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
18 1.1 gdamore * or promote products derived from this software without specific
19 1.1 gdamore * prior written permission.
20 1.1 gdamore *
21 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
22 1.1 gdamore * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 gdamore * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 gdamore * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26 1.1 gdamore * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27 1.1 gdamore * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28 1.1 gdamore * ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 gdamore * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 gdamore * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 gdamore * POSSIBILITY OF SUCH DAMAGE.
32 1.1 gdamore */
33 1.1 gdamore
34 1.1 gdamore #include "opt_pci.h"
35 1.1 gdamore #include "pci.h"
36 1.1 gdamore
37 1.1 gdamore #include <sys/cdefs.h>
38 1.2 simonb __KERNEL_RCSID(0, "$NetBSD: aupci.c,v 1.2 2006/02/13 22:57:52 simonb Exp $");
39 1.1 gdamore
40 1.1 gdamore #include <sys/types.h>
41 1.1 gdamore #include <sys/param.h>
42 1.1 gdamore #include <sys/time.h>
43 1.1 gdamore #include <sys/systm.h>
44 1.1 gdamore #include <sys/errno.h>
45 1.1 gdamore #include <sys/device.h>
46 1.1 gdamore #include <sys/malloc.h>
47 1.1 gdamore #include <sys/extent.h>
48 1.1 gdamore
49 1.1 gdamore #include <uvm/uvm_extern.h>
50 1.1 gdamore
51 1.1 gdamore #include <machine/bus.h>
52 1.1 gdamore #include <machine/cpu.h>
53 1.1 gdamore #include <machine/pte.h>
54 1.1 gdamore #include <machine/wired_map.h>
55 1.1 gdamore
56 1.1 gdamore #include <dev/pci/pcivar.h>
57 1.1 gdamore #include <dev/pci/pcireg.h>
58 1.1 gdamore #include <dev/pci/pciconf.h>
59 1.1 gdamore
60 1.1 gdamore #ifdef PCI_NETBSD_CONFIGURE
61 1.1 gdamore #include <mips/cache.h>
62 1.1 gdamore #endif
63 1.1 gdamore
64 1.1 gdamore #include <mips/alchemy/include/au_wired_space.h>
65 1.1 gdamore #include <mips/alchemy/include/aubusvar.h>
66 1.1 gdamore #include <mips/alchemy/include/aureg.h>
67 1.1 gdamore #include <mips/alchemy/include/auvar.h>
68 1.1 gdamore
69 1.1 gdamore #include <mips/alchemy/dev/aupcireg.h>
70 1.1 gdamore #include <mips/alchemy/dev/aupcivar.h>
71 1.1 gdamore
72 1.1 gdamore struct aupci_softc {
73 1.1 gdamore struct device sc_dev;
74 1.1 gdamore struct mips_pci_chipset sc_pc;
75 1.1 gdamore struct mips_bus_space sc_mem_space;
76 1.1 gdamore struct mips_bus_space sc_io_space;
77 1.1 gdamore
78 1.1 gdamore bus_space_tag_t sc_memt;
79 1.1 gdamore bus_space_tag_t sc_iot;
80 1.1 gdamore
81 1.1 gdamore bus_space_tag_t sc_bust;
82 1.1 gdamore
83 1.1 gdamore bus_space_handle_t sc_bush;
84 1.1 gdamore vaddr_t sc_cfgva;
85 1.1 gdamore paddr_t sc_cfgpa;
86 1.1 gdamore paddr_t sc_cfgbase;
87 1.1 gdamore paddr_t sc_membase;
88 1.1 gdamore paddr_t sc_iobase;
89 1.1 gdamore
90 1.1 gdamore /* XXX: dma tag */
91 1.1 gdamore };
92 1.1 gdamore
93 1.1 gdamore int aupcimatch(struct device *, struct cfdata *, void *);
94 1.1 gdamore void aupciattach(struct device *, struct device *, void *);
95 1.1 gdamore
96 1.1 gdamore #if NPCI > 0
97 1.1 gdamore static void aupci_attach_hook(struct device *, struct device *,
98 1.1 gdamore struct pcibus_attach_args *);
99 1.1 gdamore static int aupci_bus_maxdevs(void *, int);
100 1.1 gdamore static pcitag_t aupci_make_tag(void *, int, int, int);
101 1.1 gdamore static void aupci_decompose_tag(void *, pcitag_t, int *, int *, int *);
102 1.1 gdamore static pcireg_t aupci_conf_read(void *, pcitag_t, int);
103 1.1 gdamore static void aupci_conf_write(void *, pcitag_t, int, pcireg_t);
104 1.1 gdamore static const char *aupci_intr_string(void *, pci_intr_handle_t);
105 1.1 gdamore static void aupci_conf_interrupt(void *, int, int, int, int, int *);
106 1.1 gdamore static void *aupci_intr_establish(void *, pci_intr_handle_t, int,
107 1.1 gdamore int (*)(void *), void *);
108 1.1 gdamore static void aupci_intr_disestablish(void *, void *);
109 1.1 gdamore
110 1.1 gdamore #ifdef PCI_NETBSD_CONFIGURE
111 1.1 gdamore static struct extent *io_ex = NULL;
112 1.1 gdamore static struct extent *mem_ex = NULL;
113 1.1 gdamore #endif /* PCI_NETBSD_CONFIGURE */
114 1.1 gdamore
115 1.1 gdamore #define PCI_CFG_READ 0
116 1.1 gdamore #define PCI_CFG_WRITE 1
117 1.1 gdamore
118 1.1 gdamore #endif /* NPCI > 0 */
119 1.1 gdamore
120 1.1 gdamore CFATTACH_DECL(aupci, sizeof(struct aupci_softc),
121 1.1 gdamore aupcimatch, aupciattach, NULL, NULL);
122 1.1 gdamore
123 1.1 gdamore int aupci_found = 0;
124 1.1 gdamore
125 1.1 gdamore /*
126 1.1 gdamore * Physical PCI addresses are 36-bits long, so we need to have
127 1.1 gdamore * adequate storage space for them.
128 1.1 gdamore */
129 1.1 gdamore #if NPCI > 0
130 1.1 gdamore #if !defined(_MIPS_PADDR_T_64BIT) && !defined(_LP64)
131 1.1 gdamore #error "aupci requires 64 bit paddr_t!"
132 1.1 gdamore #endif
133 1.1 gdamore #endif
134 1.1 gdamore
135 1.1 gdamore int
136 1.1 gdamore aupcimatch(struct device *parent, struct cfdata *match, void *aux)
137 1.1 gdamore {
138 1.1 gdamore struct aubus_attach_args *aa = (struct aubus_attach_args *)aux;
139 1.1 gdamore
140 1.1 gdamore if (strcmp(aa->aa_name, "aupci") != 0)
141 1.1 gdamore return 0;
142 1.1 gdamore
143 1.1 gdamore if (aupci_found)
144 1.1 gdamore return 0;
145 1.1 gdamore
146 1.1 gdamore return 1;
147 1.1 gdamore }
148 1.1 gdamore
149 1.1 gdamore void
150 1.1 gdamore aupciattach(struct device *parent, struct device *self, void *aux)
151 1.1 gdamore {
152 1.1 gdamore struct aupci_softc *sc = (struct aupci_softc *)self;
153 1.1 gdamore struct aubus_attach_args *aa = (struct aubus_attach_args *)aux;
154 1.1 gdamore uint32_t cfg;
155 1.1 gdamore #if NPCI > 0
156 1.1 gdamore struct pcibus_attach_args pba;
157 1.1 gdamore #endif
158 1.1 gdamore
159 1.1 gdamore aupci_found = 1;
160 1.1 gdamore
161 1.1 gdamore sc->sc_bust = aa->aa_st;
162 1.1 gdamore if (bus_space_map(sc->sc_bust, aa->aa_addrs[0], 512, 0,
163 1.1 gdamore &sc->sc_bush) != 0) {
164 1.1 gdamore printf("\n%s: unable to map PCI registers\n",
165 1.1 gdamore sc->sc_dev.dv_xname);
166 1.1 gdamore return;
167 1.1 gdamore }
168 1.1 gdamore
169 1.1 gdamore #if NPCI > 0
170 1.1 gdamore /*
171 1.1 gdamore * XXX: These physical addresses are locked in on the CPUs we have
172 1.1 gdamore * seen. Perhaps these should be passed in via locators, thru
173 1.1 gdamore * the configuration file.
174 1.1 gdamore */
175 1.1 gdamore sc->sc_cfgbase = PCI_CONFIG_BASE;
176 1.1 gdamore sc->sc_membase = PCI_MEM_BASE;
177 1.1 gdamore sc->sc_iobase = PCI_IO_BASE;
178 1.1 gdamore
179 1.1 gdamore /*
180 1.1 gdamore * We cannot map all of configuration space, because of the IDSEL
181 1.1 gdamore * logic. So we create a single entry and reuse it. For now we
182 1.1 gdamore * just map it to the start of configuration space, though we
183 1.1 gdamore * will be "adjusting" this for subsequent accesses later.
184 1.1 gdamore */
185 1.1 gdamore sc->sc_cfgpa = 0;
186 1.1 gdamore sc->sc_cfgva = AU_PCI_CFG_VA;
187 1.1 gdamore #endif
188 1.1 gdamore
189 1.1 gdamore /*
190 1.1 gdamore * Configure byte swapping, as YAMON doesn't do it. YAMON does take
191 1.1 gdamore * care of most of the rest of the details (clocking, etc.), however.
192 1.1 gdamore */
193 1.1 gdamore #if _BYTE_ORDER == _BIG_ENDIAN
194 1.1 gdamore /*
195 1.1 gdamore * N.B.: This still doesn't do the DMA thing properly. I have
196 1.1 gdamore * not yet figured out how to get DMA access to work properly
197 1.1 gdamore * without having bytes swapped while the processor is in
198 1.1 gdamore * big-endian mode. I'm not even sure that the Alchemy part
199 1.1 gdamore * can do it without swapping the bytes (which would be a
200 1.1 gdamore * bummer, since then only parts which had hardware detection
201 1.1 gdamore * and swapping support would work without special hacks in
202 1.1 gdamore * their drivers.)
203 1.1 gdamore */
204 1.1 gdamore cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
205 1.1 gdamore AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN |
206 1.1 gdamore AUPCI_CONFIG_SM | AUPCI_CONFIG_ST | AUPCI_CONFIG_SIC_DATA;
207 1.1 gdamore #else
208 1.1 gdamore cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
209 1.1 gdamore AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN;
210 1.1 gdamore #endif
211 1.1 gdamore bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG, cfg);
212 1.1 gdamore
213 1.1 gdamore cfg = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_COMMAND_STATUS);
214 1.1 gdamore
215 1.1 gdamore printf(": Alchemy Host-PCI Bridge");
216 1.1 gdamore if (cfg & PCI_STATUS_66MHZ_SUPPORT)
217 1.1 gdamore printf(", 66MHz");
218 1.1 gdamore else
219 1.1 gdamore printf(", 33MHz");
220 1.1 gdamore
221 1.1 gdamore
222 1.1 gdamore printf("\n");
223 1.1 gdamore
224 1.1 gdamore #if NPCI > 0
225 1.1 gdamore /*
226 1.1 gdamore * 256MB virtual PCI memory. Note that we probably cannot
227 1.1 gdamore * really use all this because of limits on the number wired
228 1.1 gdamore * entries we can have at once. In all likelihood, we won't
229 1.1 gdamore * use wired entries for more than a few megs anyway, since
230 1.1 gdamore * big devices like framebuffers are likely to be mapped into
231 1.1 gdamore * USEG using ordinary TLB entries.
232 1.1 gdamore */
233 1.1 gdamore sc->sc_memt = &sc->sc_mem_space;
234 1.1 gdamore au_wired_space_init(sc->sc_memt, "pcimem",
235 1.1 gdamore sc->sc_membase | AU_PCI_MEM_VA, AU_PCI_MEM_VA, AU_PCI_MEM_SZ,
236 1.1 gdamore AU_WIRED_SPACE_LITTLE_ENDIAN /* | AU_WIRED_SPACE_SWAP_HW */);
237 1.1 gdamore
238 1.1 gdamore /*
239 1.1 gdamore * IO space.
240 1.1 gdamore */
241 1.1 gdamore sc->sc_iot = &sc->sc_io_space;
242 1.1 gdamore au_wired_space_init(sc->sc_iot, "pciio",
243 1.1 gdamore sc->sc_iobase | AU_PCI_IO_VA, AU_PCI_IO_VA, AU_PCI_IO_SZ,
244 1.1 gdamore AU_WIRED_SPACE_LITTLE_ENDIAN | /* AU_WIRED_SPACE_SWAP_HW | */
245 1.1 gdamore AU_WIRED_SPACE_IO);
246 1.1 gdamore
247 1.1 gdamore sc->sc_pc.pc_conf_v = sc;
248 1.1 gdamore sc->sc_pc.pc_attach_hook = aupci_attach_hook;
249 1.1 gdamore sc->sc_pc.pc_bus_maxdevs = aupci_bus_maxdevs;
250 1.1 gdamore sc->sc_pc.pc_make_tag = aupci_make_tag;
251 1.1 gdamore sc->sc_pc.pc_decompose_tag = aupci_decompose_tag;
252 1.1 gdamore sc->sc_pc.pc_conf_read = aupci_conf_read;
253 1.1 gdamore sc->sc_pc.pc_conf_write = aupci_conf_write;
254 1.1 gdamore
255 1.1 gdamore sc->sc_pc.pc_intr_v = sc;
256 1.1 gdamore sc->sc_pc.pc_intr_map = aupci_intr_map;
257 1.1 gdamore sc->sc_pc.pc_intr_string = aupci_intr_string;
258 1.1 gdamore sc->sc_pc.pc_intr_establish = aupci_intr_establish;
259 1.1 gdamore sc->sc_pc.pc_intr_disestablish = aupci_intr_disestablish;
260 1.1 gdamore sc->sc_pc.pc_conf_interrupt = aupci_conf_interrupt;
261 1.1 gdamore
262 1.1 gdamore #ifdef PCI_NETBSD_CONFIGURE
263 1.1 gdamore mem_ex = extent_create("pcimem", AU_PCI_MEM_VA,
264 1.1 gdamore AU_PCI_MEM_VA + AU_PCI_MEM_SZ - 1, M_DEVBUF, NULL, 0, EX_WAITOK);
265 1.1 gdamore io_ex = extent_create("pciio", AU_PCI_IO_VA,
266 1.1 gdamore AU_PCI_IO_VA + AU_PCI_IO_SZ - 1, M_DEVBUF, NULL, 0, EX_WAITOK);
267 1.1 gdamore pci_configure_bus(&sc->sc_pc,
268 1.1 gdamore io_ex, mem_ex, NULL, 0, mips_dcache_align);
269 1.1 gdamore extent_destroy(mem_ex);
270 1.1 gdamore extent_destroy(io_ex);
271 1.1 gdamore #endif
272 1.1 gdamore
273 1.1 gdamore pba.pba_iot = sc->sc_iot;
274 1.1 gdamore pba.pba_memt = sc->sc_memt;
275 1.1 gdamore /* XXX: review dma tag logic */
276 1.1 gdamore pba.pba_dmat = aa->aa_dt;
277 1.1 gdamore pba.pba_dmat64 = NULL;
278 1.1 gdamore pba.pba_pc = &sc->sc_pc;
279 1.1 gdamore pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
280 1.1 gdamore pba.pba_bus = 0;
281 1.1 gdamore pba.pba_bridgetag = NULL;
282 1.1 gdamore
283 1.1 gdamore config_found_ia(self, "pcibus", &pba, pcibusprint);
284 1.1 gdamore #endif /* NPCI > 0 */
285 1.1 gdamore }
286 1.1 gdamore
287 1.1 gdamore #if NPCI > 0
288 1.1 gdamore
289 1.1 gdamore void
290 1.1 gdamore aupci_attach_hook(struct device *parent, struct device *self,
291 1.1 gdamore struct pcibus_attach_args *pba)
292 1.1 gdamore {
293 1.1 gdamore }
294 1.1 gdamore
295 1.1 gdamore int
296 1.1 gdamore aupci_bus_maxdevs(void *v, int busno)
297 1.1 gdamore {
298 1.1 gdamore
299 1.1 gdamore return 32;
300 1.1 gdamore }
301 1.1 gdamore
302 1.1 gdamore pcitag_t
303 1.1 gdamore aupci_make_tag(void *v, int bus, int device, int function)
304 1.1 gdamore {
305 1.1 gdamore pcitag_t tag;
306 1.1 gdamore
307 1.1 gdamore if (bus >= 256 || device >= 32 || function >= 8)
308 1.1 gdamore panic("aupci_make_tag: bad request");
309 1.1 gdamore
310 1.1 gdamore tag = (bus << 16) | (device << 11) | (function << 8);
311 1.1 gdamore
312 1.1 gdamore return tag;
313 1.1 gdamore }
314 1.1 gdamore
315 1.1 gdamore void
316 1.1 gdamore aupci_decompose_tag(void *v, pcitag_t tag, int *b, int *d, int *f)
317 1.1 gdamore {
318 1.1 gdamore
319 1.1 gdamore if (b != NULL)
320 1.1 gdamore *b = (tag >> 16) & 0xff;
321 1.1 gdamore if (d != NULL)
322 1.1 gdamore *d = (tag >> 11) & 0x1f;
323 1.1 gdamore if (f != NULL)
324 1.1 gdamore *f = (tag >> 8) & 0x07;
325 1.1 gdamore }
326 1.1 gdamore
327 1.1 gdamore /*
328 1.1 gdamore * Figure out the configuration space physical address for a given
329 1.1 gdamore * tag, taking into consideration the IDSEL logic on bus 0.
330 1.1 gdamore */
331 1.1 gdamore static inline paddr_t
332 1.1 gdamore aupci_conf_tag_to_pa(void *v, pcitag_t tag)
333 1.1 gdamore {
334 1.1 gdamore uint32_t offset;
335 1.1 gdamore int b, d, f;
336 1.1 gdamore struct aupci_softc *sc = (struct aupci_softc *)v;
337 1.1 gdamore
338 1.1 gdamore aupci_decompose_tag(v, tag, &b, &d, &f);
339 1.1 gdamore if (b) {
340 1.1 gdamore /* configuration type 1 */
341 1.1 gdamore offset = 0x80000000 | tag;
342 1.1 gdamore } else if (d > 19) {
343 1.1 gdamore /* device num too big for bus 0 */
344 1.1 gdamore return 0;
345 1.1 gdamore } else {
346 1.1 gdamore offset = (0x800 << d) | (f << 8);
347 1.1 gdamore }
348 1.1 gdamore return (sc->sc_cfgbase + offset);
349 1.1 gdamore }
350 1.1 gdamore
351 1.1 gdamore static inline boolean_t
352 1.1 gdamore aupci_conf_access(void *v, int dir, pcitag_t tag, int reg, pcireg_t *datap)
353 1.1 gdamore {
354 1.1 gdamore uint32_t status;
355 1.1 gdamore int s;
356 1.1 gdamore vsize_t off;
357 1.1 gdamore paddr_t pa;
358 1.1 gdamore struct aupci_softc *sc = (struct aupci_softc *)v;
359 1.1 gdamore
360 1.1 gdamore pa = aupci_conf_tag_to_pa(v, tag);
361 1.1 gdamore /* probing illegal target is OK, return an error indication */
362 1.1 gdamore if (pa == 0)
363 1.1 gdamore return FALSE;
364 1.1 gdamore
365 1.1 gdamore /* align it down to start of phys addr */
366 1.1 gdamore off = pa & (MIPS3_WIRED_SIZE - 1);
367 1.1 gdamore pa -= off;
368 1.1 gdamore
369 1.1 gdamore s = splhigh();
370 1.1 gdamore
371 1.1 gdamore if (sc->sc_cfgpa != pa) {
372 1.1 gdamore if (mips3_wired_enter_region(sc->sc_cfgva, pa,
373 1.1 gdamore MIPS3_WIRED_SIZE) == FALSE) {
374 1.1 gdamore printf("%s: cannot map PCI configuration space!\n",
375 1.1 gdamore sc->sc_dev.dv_xname);
376 1.1 gdamore splx(s);
377 1.1 gdamore return FALSE;
378 1.1 gdamore }
379 1.1 gdamore sc->sc_cfgpa = pa;
380 1.1 gdamore }
381 1.1 gdamore
382 1.1 gdamore /*
383 1.1 gdamore * Note that configuration space accesses are *always* endian
384 1.1 gdamore * swapped properly by the processor.
385 1.1 gdamore */
386 1.1 gdamore if (dir == PCI_CFG_WRITE)
387 1.1 gdamore *(volatile pcireg_t *)(sc->sc_cfgva + off + reg) = *datap;
388 1.1 gdamore else
389 1.1 gdamore *datap = *(volatile pcireg_t *)(sc->sc_cfgva + off + reg);
390 1.1 gdamore
391 1.1 gdamore DELAY(2);
392 1.1 gdamore
393 1.1 gdamore /* check for and clear master abort condition */
394 1.1 gdamore status = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG);
395 1.1 gdamore bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG,
396 1.1 gdamore status & ~(AUPCI_CONFIG_EF));
397 1.1 gdamore
398 1.1 gdamore /* if we got a PCI master abort, fail it */
399 1.2 simonb if (status & AUPCI_CONFIG_EF) {
400 1.2 simonb splx(s);
401 1.1 gdamore return FALSE;
402 1.2 simonb }
403 1.1 gdamore
404 1.1 gdamore splx(s);
405 1.1 gdamore
406 1.1 gdamore return TRUE;
407 1.1 gdamore }
408 1.1 gdamore
409 1.1 gdamore
410 1.1 gdamore pcireg_t
411 1.1 gdamore aupci_conf_read(void *v, pcitag_t tag, int reg)
412 1.1 gdamore {
413 1.1 gdamore pcireg_t data;
414 1.1 gdamore
415 1.1 gdamore if (aupci_conf_access(v, PCI_CFG_READ, tag, reg, &data) == FALSE)
416 1.1 gdamore return 0xffffffff;
417 1.1 gdamore
418 1.1 gdamore return (data);
419 1.1 gdamore }
420 1.1 gdamore
421 1.1 gdamore void
422 1.1 gdamore aupci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
423 1.1 gdamore {
424 1.1 gdamore
425 1.1 gdamore aupci_conf_access(v, PCI_CFG_WRITE, tag, reg, &data);
426 1.1 gdamore }
427 1.1 gdamore
428 1.1 gdamore const char *
429 1.1 gdamore aupci_intr_string(void *v, pci_intr_handle_t ih)
430 1.1 gdamore {
431 1.1 gdamore static char name[16];
432 1.1 gdamore
433 1.1 gdamore sprintf(name, "irq %u", (unsigned)ih);
434 1.1 gdamore return (name);
435 1.1 gdamore }
436 1.1 gdamore
437 1.1 gdamore void *
438 1.1 gdamore aupci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
439 1.1 gdamore int (*handler)(void *), void *arg)
440 1.1 gdamore {
441 1.1 gdamore
442 1.1 gdamore return (au_intr_establish(ih, 0, ipl, IST_LEVEL_LOW, handler, arg));
443 1.1 gdamore }
444 1.1 gdamore
445 1.1 gdamore void
446 1.1 gdamore aupci_intr_disestablish(void *v, void *cookie)
447 1.1 gdamore {
448 1.1 gdamore
449 1.1 gdamore au_intr_disestablish(cookie);
450 1.1 gdamore }
451 1.1 gdamore
452 1.1 gdamore void
453 1.1 gdamore aupci_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
454 1.1 gdamore {
455 1.1 gdamore /*
456 1.1 gdamore * We let the machdep_pci_intr_map take care of IRQ routing.
457 1.1 gdamore * On some platforms the BIOS may have handled this properly,
458 1.1 gdamore * on others it might not have. For now we avoid clobbering
459 1.1 gdamore * the settings establishsed by the BIOS, so that they will be
460 1.1 gdamore * there if the platform logic is confident that it can rely
461 1.1 gdamore * on them.
462 1.1 gdamore */
463 1.1 gdamore }
464 1.1 gdamore
465 1.1 gdamore #endif
466