aupci.c revision 1.3.2.3 1 1.3.2.3 yamt /* $NetBSD: aupci.c,v 1.3.2.3 2006/03/01 09:27:59 yamt Exp $ */
2 1.3.2.2 yamt
3 1.3.2.2 yamt /*-
4 1.3.2.2 yamt * Copyright (c) 2006 Itronix Inc.
5 1.3.2.2 yamt * All rights reserved.
6 1.3.2.2 yamt *
7 1.3.2.2 yamt * Written by Garrett D'Amore for Itronix Inc.
8 1.3.2.2 yamt *
9 1.3.2.2 yamt * Redistribution and use in source and binary forms, with or without
10 1.3.2.2 yamt * modification, are permitted provided that the following conditions
11 1.3.2.2 yamt * are met:
12 1.3.2.2 yamt * 1. Redistributions of source code must retain the above copyright
13 1.3.2.2 yamt * notice, this list of conditions and the following disclaimer.
14 1.3.2.2 yamt * 2. Redistributions in binary form must reproduce the above copyright
15 1.3.2.2 yamt * notice, this list of conditions and the following disclaimer in the
16 1.3.2.2 yamt * documentation and/or other materials provided with the distribution.
17 1.3.2.2 yamt * 3. The name of Itronix Inc. may not be used to endorse
18 1.3.2.2 yamt * or promote products derived from this software without specific
19 1.3.2.2 yamt * prior written permission.
20 1.3.2.2 yamt *
21 1.3.2.2 yamt * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
22 1.3.2.2 yamt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.3.2.2 yamt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.3.2.2 yamt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.3.2.2 yamt * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
26 1.3.2.2 yamt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
27 1.3.2.2 yamt * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
28 1.3.2.2 yamt * ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.3.2.2 yamt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.3.2.2 yamt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.3.2.2 yamt * POSSIBILITY OF SUCH DAMAGE.
32 1.3.2.2 yamt */
33 1.3.2.2 yamt
34 1.3.2.2 yamt #include "opt_pci.h"
35 1.3.2.2 yamt #include "pci.h"
36 1.3.2.2 yamt
37 1.3.2.2 yamt #include <sys/cdefs.h>
38 1.3.2.3 yamt __KERNEL_RCSID(0, "$NetBSD: aupci.c,v 1.3.2.3 2006/03/01 09:27:59 yamt Exp $");
39 1.3.2.2 yamt
40 1.3.2.2 yamt #include <sys/types.h>
41 1.3.2.2 yamt #include <sys/param.h>
42 1.3.2.2 yamt #include <sys/time.h>
43 1.3.2.2 yamt #include <sys/systm.h>
44 1.3.2.2 yamt #include <sys/errno.h>
45 1.3.2.2 yamt #include <sys/device.h>
46 1.3.2.2 yamt #include <sys/malloc.h>
47 1.3.2.2 yamt #include <sys/extent.h>
48 1.3.2.2 yamt
49 1.3.2.2 yamt #include <uvm/uvm_extern.h>
50 1.3.2.2 yamt
51 1.3.2.2 yamt #include <machine/bus.h>
52 1.3.2.2 yamt #include <machine/cpu.h>
53 1.3.2.2 yamt #include <machine/pte.h>
54 1.3.2.2 yamt
55 1.3.2.2 yamt #include <dev/pci/pcivar.h>
56 1.3.2.2 yamt #include <dev/pci/pcireg.h>
57 1.3.2.2 yamt #include <dev/pci/pciconf.h>
58 1.3.2.2 yamt
59 1.3.2.2 yamt #ifdef PCI_NETBSD_CONFIGURE
60 1.3.2.2 yamt #include <mips/cache.h>
61 1.3.2.2 yamt #endif
62 1.3.2.2 yamt
63 1.3.2.2 yamt #include <mips/alchemy/include/au_himem_space.h>
64 1.3.2.2 yamt #include <mips/alchemy/include/aubusvar.h>
65 1.3.2.2 yamt #include <mips/alchemy/include/aureg.h>
66 1.3.2.2 yamt #include <mips/alchemy/include/auvar.h>
67 1.3.2.2 yamt
68 1.3.2.2 yamt #include <mips/alchemy/dev/aupcireg.h>
69 1.3.2.2 yamt #include <mips/alchemy/dev/aupcivar.h>
70 1.3.2.2 yamt
71 1.3.2.2 yamt struct aupci_softc {
72 1.3.2.2 yamt struct device sc_dev;
73 1.3.2.2 yamt struct mips_pci_chipset sc_pc;
74 1.3.2.2 yamt struct mips_bus_space sc_mem_space;
75 1.3.2.2 yamt struct mips_bus_space sc_io_space;
76 1.3.2.2 yamt struct mips_bus_space sc_cfg_space;
77 1.3.2.2 yamt
78 1.3.2.2 yamt bus_space_tag_t sc_memt;
79 1.3.2.2 yamt bus_space_tag_t sc_iot;
80 1.3.2.2 yamt bus_space_tag_t sc_cfgt;
81 1.3.2.2 yamt
82 1.3.2.2 yamt bus_space_tag_t sc_bust;
83 1.3.2.2 yamt
84 1.3.2.2 yamt bus_space_handle_t sc_bush;
85 1.3.2.2 yamt paddr_t sc_cfgbase;
86 1.3.2.2 yamt paddr_t sc_membase;
87 1.3.2.2 yamt paddr_t sc_iobase;
88 1.3.2.2 yamt
89 1.3.2.2 yamt /* XXX: dma tag */
90 1.3.2.2 yamt };
91 1.3.2.2 yamt
92 1.3.2.2 yamt int aupcimatch(struct device *, struct cfdata *, void *);
93 1.3.2.2 yamt void aupciattach(struct device *, struct device *, void *);
94 1.3.2.2 yamt
95 1.3.2.2 yamt #if NPCI > 0
96 1.3.2.2 yamt static void aupci_attach_hook(struct device *, struct device *,
97 1.3.2.2 yamt struct pcibus_attach_args *);
98 1.3.2.2 yamt static int aupci_bus_maxdevs(void *, int);
99 1.3.2.2 yamt static pcitag_t aupci_make_tag(void *, int, int, int);
100 1.3.2.2 yamt static void aupci_decompose_tag(void *, pcitag_t, int *, int *, int *);
101 1.3.2.2 yamt static pcireg_t aupci_conf_read(void *, pcitag_t, int);
102 1.3.2.2 yamt static void aupci_conf_write(void *, pcitag_t, int, pcireg_t);
103 1.3.2.2 yamt static const char *aupci_intr_string(void *, pci_intr_handle_t);
104 1.3.2.2 yamt static void aupci_conf_interrupt(void *, int, int, int, int, int *);
105 1.3.2.2 yamt static void *aupci_intr_establish(void *, pci_intr_handle_t, int,
106 1.3.2.2 yamt int (*)(void *), void *);
107 1.3.2.2 yamt static void aupci_intr_disestablish(void *, void *);
108 1.3.2.2 yamt
109 1.3.2.2 yamt #ifdef PCI_NETBSD_CONFIGURE
110 1.3.2.2 yamt static struct extent *io_ex = NULL;
111 1.3.2.2 yamt static struct extent *mem_ex = NULL;
112 1.3.2.2 yamt #endif /* PCI_NETBSD_CONFIGURE */
113 1.3.2.2 yamt
114 1.3.2.2 yamt #define PCI_CFG_READ 0
115 1.3.2.2 yamt #define PCI_CFG_WRITE 1
116 1.3.2.2 yamt
117 1.3.2.2 yamt #endif /* NPCI > 0 */
118 1.3.2.2 yamt
119 1.3.2.2 yamt CFATTACH_DECL(aupci, sizeof(struct aupci_softc),
120 1.3.2.2 yamt aupcimatch, aupciattach, NULL, NULL);
121 1.3.2.2 yamt
122 1.3.2.2 yamt int aupci_found = 0;
123 1.3.2.2 yamt
124 1.3.2.2 yamt /*
125 1.3.2.2 yamt * Physical PCI addresses are 36-bits long, so we need to have
126 1.3.2.2 yamt * adequate storage space for them.
127 1.3.2.2 yamt */
128 1.3.2.2 yamt #if NPCI > 0
129 1.3.2.2 yamt #if !defined(_MIPS_PADDR_T_64BIT) && !defined(_LP64)
130 1.3.2.2 yamt #error "aupci requires 64 bit paddr_t!"
131 1.3.2.2 yamt #endif
132 1.3.2.2 yamt #endif
133 1.3.2.2 yamt
134 1.3.2.2 yamt int
135 1.3.2.2 yamt aupcimatch(struct device *parent, struct cfdata *match, void *aux)
136 1.3.2.2 yamt {
137 1.3.2.2 yamt struct aubus_attach_args *aa = (struct aubus_attach_args *)aux;
138 1.3.2.2 yamt
139 1.3.2.2 yamt if (strcmp(aa->aa_name, "aupci") != 0)
140 1.3.2.2 yamt return 0;
141 1.3.2.2 yamt
142 1.3.2.2 yamt if (aupci_found)
143 1.3.2.2 yamt return 0;
144 1.3.2.2 yamt
145 1.3.2.2 yamt return 1;
146 1.3.2.2 yamt }
147 1.3.2.2 yamt
148 1.3.2.2 yamt void
149 1.3.2.2 yamt aupciattach(struct device *parent, struct device *self, void *aux)
150 1.3.2.2 yamt {
151 1.3.2.2 yamt struct aupci_softc *sc = (struct aupci_softc *)self;
152 1.3.2.2 yamt struct aubus_attach_args *aa = (struct aubus_attach_args *)aux;
153 1.3.2.2 yamt uint32_t cfg;
154 1.3.2.2 yamt #if NPCI > 0
155 1.3.2.3 yamt uint32_t mbar, mask;
156 1.3.2.3 yamt bus_addr_t mstart;
157 1.3.2.2 yamt struct pcibus_attach_args pba;
158 1.3.2.2 yamt #endif
159 1.3.2.2 yamt
160 1.3.2.2 yamt aupci_found = 1;
161 1.3.2.2 yamt
162 1.3.2.2 yamt sc->sc_bust = aa->aa_st;
163 1.3.2.2 yamt if (bus_space_map(sc->sc_bust, aa->aa_addrs[0], 512, 0,
164 1.3.2.2 yamt &sc->sc_bush) != 0) {
165 1.3.2.2 yamt printf("\n%s: unable to map PCI registers\n",
166 1.3.2.2 yamt sc->sc_dev.dv_xname);
167 1.3.2.2 yamt return;
168 1.3.2.2 yamt }
169 1.3.2.2 yamt
170 1.3.2.2 yamt #if NPCI > 0
171 1.3.2.2 yamt /*
172 1.3.2.2 yamt * These physical addresses are locked in on the CPUs we have
173 1.3.2.2 yamt * seen. Perhaps these should be passed in via locators, thru
174 1.3.2.2 yamt * the configuration file.
175 1.3.2.2 yamt */
176 1.3.2.2 yamt sc->sc_cfgbase = PCI_CONFIG_BASE;
177 1.3.2.2 yamt sc->sc_membase = PCI_MEM_BASE;
178 1.3.2.2 yamt sc->sc_iobase = PCI_IO_BASE;
179 1.3.2.2 yamt #endif
180 1.3.2.2 yamt
181 1.3.2.2 yamt /*
182 1.3.2.2 yamt * Configure byte swapping, as YAMON doesn't do it. YAMON does take
183 1.3.2.2 yamt * care of most of the rest of the details (clocking, etc.), however.
184 1.3.2.2 yamt */
185 1.3.2.2 yamt #if _BYTE_ORDER == _BIG_ENDIAN
186 1.3.2.2 yamt /*
187 1.3.2.2 yamt * N.B.: This still doesn't do the DMA thing properly. I have
188 1.3.2.2 yamt * not yet figured out how to get DMA access to work properly
189 1.3.2.2 yamt * without having bytes swapped while the processor is in
190 1.3.2.2 yamt * big-endian mode. I'm not even sure that the Alchemy part
191 1.3.2.2 yamt * can do it without swapping the bytes (which would be a
192 1.3.2.2 yamt * bummer, since then only parts which had hardware detection
193 1.3.2.2 yamt * and swapping support would work without special hacks in
194 1.3.2.2 yamt * their drivers.)
195 1.3.2.2 yamt */
196 1.3.2.2 yamt cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
197 1.3.2.2 yamt AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN |
198 1.3.2.2 yamt AUPCI_CONFIG_SM | AUPCI_CONFIG_ST | AUPCI_CONFIG_SIC_DATA;
199 1.3.2.2 yamt #else
200 1.3.2.2 yamt cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
201 1.3.2.2 yamt AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN;
202 1.3.2.2 yamt #endif
203 1.3.2.2 yamt bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG, cfg);
204 1.3.2.2 yamt
205 1.3.2.2 yamt cfg = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_COMMAND_STATUS);
206 1.3.2.2 yamt
207 1.3.2.2 yamt printf(": Alchemy Host-PCI Bridge");
208 1.3.2.2 yamt if (cfg & PCI_STATUS_66MHZ_SUPPORT)
209 1.3.2.2 yamt printf(", 66MHz");
210 1.3.2.2 yamt else
211 1.3.2.2 yamt printf(", 33MHz");
212 1.3.2.2 yamt
213 1.3.2.2 yamt printf("\n");
214 1.3.2.2 yamt
215 1.3.2.2 yamt #if NPCI > 0
216 1.3.2.2 yamt /*
217 1.3.2.2 yamt * PCI configuration space. Address in this bus are
218 1.3.2.2 yamt * orthogonal to other spaces. We need to make the entire
219 1.3.2.2 yamt * 32-bit address space available.
220 1.3.2.2 yamt */
221 1.3.2.2 yamt sc->sc_cfgt = &sc->sc_cfg_space;
222 1.3.2.2 yamt au_himem_space_init(sc->sc_cfgt, "pcicfg", sc->sc_cfgbase,
223 1.3.2.2 yamt 0x00000000, 0xffffffff, AU_HIMEM_SPACE_IO);
224 1.3.2.2 yamt
225 1.3.2.2 yamt /*
226 1.3.2.2 yamt * Virtual PCI memory. Configured so that we don't overlap
227 1.3.2.2 yamt * with PCI memory space.
228 1.3.2.2 yamt */
229 1.3.2.2 yamt mask = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_MWMASK);
230 1.3.2.2 yamt mask >>= AUPCI_MWMASK_SHIFT;
231 1.3.2.2 yamt mask <<= AUPCI_MWMASK_SHIFT;
232 1.3.2.2 yamt
233 1.3.2.2 yamt mbar = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_MBAR);
234 1.3.2.3 yamt mstart = (mbar & mask) + (~mask + 1);
235 1.3.2.2 yamt
236 1.3.2.2 yamt sc->sc_memt = &sc->sc_mem_space;
237 1.3.2.2 yamt au_himem_space_init(sc->sc_memt, "pcimem", sc->sc_membase,
238 1.3.2.3 yamt mstart, 0xffffffff, AU_HIMEM_SPACE_LITTLE_ENDIAN);
239 1.3.2.2 yamt
240 1.3.2.2 yamt /*
241 1.3.2.2 yamt * IO space. Address in this bus are orthogonal to other spaces.
242 1.3.2.2 yamt * 16 MB should be plenty. We don't start from zero to avoid
243 1.3.2.2 yamt * potential device bugs.
244 1.3.2.2 yamt */
245 1.3.2.2 yamt sc->sc_iot = &sc->sc_io_space;
246 1.3.2.2 yamt au_himem_space_init(sc->sc_iot, "pciio",
247 1.3.2.2 yamt sc->sc_iobase, AUPCI_IO_START, AUPCI_IO_END,
248 1.3.2.2 yamt AU_HIMEM_SPACE_LITTLE_ENDIAN | AU_HIMEM_SPACE_IO);
249 1.3.2.2 yamt
250 1.3.2.2 yamt sc->sc_pc.pc_conf_v = sc;
251 1.3.2.2 yamt sc->sc_pc.pc_attach_hook = aupci_attach_hook;
252 1.3.2.2 yamt sc->sc_pc.pc_bus_maxdevs = aupci_bus_maxdevs;
253 1.3.2.2 yamt sc->sc_pc.pc_make_tag = aupci_make_tag;
254 1.3.2.2 yamt sc->sc_pc.pc_decompose_tag = aupci_decompose_tag;
255 1.3.2.2 yamt sc->sc_pc.pc_conf_read = aupci_conf_read;
256 1.3.2.2 yamt sc->sc_pc.pc_conf_write = aupci_conf_write;
257 1.3.2.2 yamt
258 1.3.2.2 yamt sc->sc_pc.pc_intr_v = sc;
259 1.3.2.2 yamt sc->sc_pc.pc_intr_map = aupci_intr_map;
260 1.3.2.2 yamt sc->sc_pc.pc_intr_string = aupci_intr_string;
261 1.3.2.2 yamt sc->sc_pc.pc_intr_establish = aupci_intr_establish;
262 1.3.2.2 yamt sc->sc_pc.pc_intr_disestablish = aupci_intr_disestablish;
263 1.3.2.2 yamt sc->sc_pc.pc_conf_interrupt = aupci_conf_interrupt;
264 1.3.2.2 yamt
265 1.3.2.2 yamt #ifdef PCI_NETBSD_CONFIGURE
266 1.3.2.3 yamt mem_ex = extent_create("pcimem", mstart, 0xffffffff,
267 1.3.2.2 yamt M_DEVBUF, NULL, 0, EX_WAITOK);
268 1.3.2.2 yamt
269 1.3.2.2 yamt io_ex = extent_create("pciio", AUPCI_IO_START, AUPCI_IO_END,
270 1.3.2.2 yamt M_DEVBUF, NULL, 0, EX_WAITOK);
271 1.3.2.2 yamt
272 1.3.2.2 yamt pci_configure_bus(&sc->sc_pc,
273 1.3.2.2 yamt io_ex, mem_ex, NULL, 0, mips_dcache_align);
274 1.3.2.2 yamt extent_destroy(mem_ex);
275 1.3.2.2 yamt extent_destroy(io_ex);
276 1.3.2.2 yamt #endif
277 1.3.2.2 yamt
278 1.3.2.2 yamt pba.pba_iot = sc->sc_iot;
279 1.3.2.2 yamt pba.pba_memt = sc->sc_memt;
280 1.3.2.2 yamt /* XXX: review dma tag logic */
281 1.3.2.2 yamt pba.pba_dmat = aa->aa_dt;
282 1.3.2.2 yamt pba.pba_dmat64 = NULL;
283 1.3.2.2 yamt pba.pba_pc = &sc->sc_pc;
284 1.3.2.2 yamt pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
285 1.3.2.2 yamt pba.pba_bus = 0;
286 1.3.2.2 yamt pba.pba_bridgetag = NULL;
287 1.3.2.2 yamt
288 1.3.2.2 yamt config_found_ia(self, "pcibus", &pba, pcibusprint);
289 1.3.2.2 yamt #endif /* NPCI > 0 */
290 1.3.2.2 yamt }
291 1.3.2.2 yamt
292 1.3.2.2 yamt #if NPCI > 0
293 1.3.2.2 yamt
294 1.3.2.2 yamt void
295 1.3.2.2 yamt aupci_attach_hook(struct device *parent, struct device *self,
296 1.3.2.2 yamt struct pcibus_attach_args *pba)
297 1.3.2.2 yamt {
298 1.3.2.2 yamt }
299 1.3.2.2 yamt
300 1.3.2.2 yamt int
301 1.3.2.2 yamt aupci_bus_maxdevs(void *v, int busno)
302 1.3.2.2 yamt {
303 1.3.2.2 yamt
304 1.3.2.2 yamt return 32;
305 1.3.2.2 yamt }
306 1.3.2.2 yamt
307 1.3.2.2 yamt pcitag_t
308 1.3.2.2 yamt aupci_make_tag(void *v, int bus, int device, int function)
309 1.3.2.2 yamt {
310 1.3.2.2 yamt pcitag_t tag;
311 1.3.2.2 yamt
312 1.3.2.2 yamt if (bus >= 256 || device >= 32 || function >= 8)
313 1.3.2.2 yamt panic("aupci_make_tag: bad request");
314 1.3.2.2 yamt
315 1.3.2.2 yamt tag = (bus << 16) | (device << 11) | (function << 8);
316 1.3.2.2 yamt
317 1.3.2.2 yamt return tag;
318 1.3.2.2 yamt }
319 1.3.2.2 yamt
320 1.3.2.2 yamt void
321 1.3.2.2 yamt aupci_decompose_tag(void *v, pcitag_t tag, int *b, int *d, int *f)
322 1.3.2.2 yamt {
323 1.3.2.2 yamt
324 1.3.2.2 yamt if (b != NULL)
325 1.3.2.2 yamt *b = (tag >> 16) & 0xff;
326 1.3.2.2 yamt if (d != NULL)
327 1.3.2.2 yamt *d = (tag >> 11) & 0x1f;
328 1.3.2.2 yamt if (f != NULL)
329 1.3.2.2 yamt *f = (tag >> 8) & 0x07;
330 1.3.2.2 yamt }
331 1.3.2.2 yamt
332 1.3.2.2 yamt static inline boolean_t
333 1.3.2.2 yamt aupci_conf_access(void *v, int dir, pcitag_t tag, int reg, pcireg_t *datap)
334 1.3.2.2 yamt {
335 1.3.2.2 yamt struct aupci_softc *sc = (struct aupci_softc *)v;
336 1.3.2.2 yamt uint32_t status;
337 1.3.2.2 yamt int s;
338 1.3.2.2 yamt bus_addr_t addr;
339 1.3.2.2 yamt int b, d, f;
340 1.3.2.2 yamt bus_space_handle_t h;
341 1.3.2.2 yamt
342 1.3.2.2 yamt aupci_decompose_tag(v, tag, &b, &d, &f);
343 1.3.2.2 yamt if (b) {
344 1.3.2.2 yamt /* configuration type 1 */
345 1.3.2.2 yamt addr = 0x80000000 | tag;
346 1.3.2.2 yamt } else if (d > 19) {
347 1.3.2.2 yamt /* device num too big for bus 0 */
348 1.3.2.2 yamt return FALSE;
349 1.3.2.2 yamt } else {
350 1.3.2.2 yamt addr = (0x800 << d) | (f << 8);
351 1.3.2.2 yamt }
352 1.3.2.2 yamt
353 1.3.2.2 yamt /* probing illegal target is OK, return an error indication */
354 1.3.2.2 yamt if (addr == 0)
355 1.3.2.2 yamt return FALSE;
356 1.3.2.2 yamt
357 1.3.2.2 yamt if (bus_space_map(sc->sc_cfgt, addr, 256, 0, &h) != 0)
358 1.3.2.2 yamt return FALSE;
359 1.3.2.2 yamt
360 1.3.2.2 yamt s = splhigh();
361 1.3.2.2 yamt
362 1.3.2.2 yamt if (dir == PCI_CFG_WRITE)
363 1.3.2.2 yamt bus_space_write_4(sc->sc_cfgt, h, reg, *datap);
364 1.3.2.2 yamt else
365 1.3.2.2 yamt *datap = bus_space_read_4(sc->sc_cfgt, h, reg);
366 1.3.2.2 yamt
367 1.3.2.2 yamt DELAY(2);
368 1.3.2.2 yamt
369 1.3.2.2 yamt /* check for and clear master abort condition */
370 1.3.2.2 yamt status = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG);
371 1.3.2.2 yamt bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG,
372 1.3.2.2 yamt status & ~(AUPCI_CONFIG_EF));
373 1.3.2.2 yamt
374 1.3.2.2 yamt splx(s);
375 1.3.2.2 yamt
376 1.3.2.2 yamt bus_space_unmap(sc->sc_cfgt, h, 256);
377 1.3.2.2 yamt
378 1.3.2.2 yamt /* if we got a PCI master abort, fail it */
379 1.3.2.2 yamt if (status & AUPCI_CONFIG_EF)
380 1.3.2.2 yamt return FALSE;
381 1.3.2.2 yamt
382 1.3.2.2 yamt
383 1.3.2.2 yamt return TRUE;
384 1.3.2.2 yamt }
385 1.3.2.2 yamt
386 1.3.2.2 yamt pcireg_t
387 1.3.2.2 yamt aupci_conf_read(void *v, pcitag_t tag, int reg)
388 1.3.2.2 yamt {
389 1.3.2.2 yamt pcireg_t data;
390 1.3.2.2 yamt
391 1.3.2.2 yamt if (aupci_conf_access(v, PCI_CFG_READ, tag, reg, &data) == FALSE)
392 1.3.2.2 yamt return 0xffffffff;
393 1.3.2.2 yamt
394 1.3.2.2 yamt return (data);
395 1.3.2.2 yamt }
396 1.3.2.2 yamt
397 1.3.2.2 yamt void
398 1.3.2.2 yamt aupci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
399 1.3.2.2 yamt {
400 1.3.2.2 yamt
401 1.3.2.2 yamt aupci_conf_access(v, PCI_CFG_WRITE, tag, reg, &data);
402 1.3.2.2 yamt }
403 1.3.2.2 yamt
404 1.3.2.2 yamt const char *
405 1.3.2.2 yamt aupci_intr_string(void *v, pci_intr_handle_t ih)
406 1.3.2.2 yamt {
407 1.3.2.2 yamt static char name[16];
408 1.3.2.2 yamt
409 1.3.2.2 yamt sprintf(name, "irq %u", (unsigned)ih);
410 1.3.2.2 yamt return (name);
411 1.3.2.2 yamt }
412 1.3.2.2 yamt
413 1.3.2.2 yamt void *
414 1.3.2.2 yamt aupci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
415 1.3.2.2 yamt int (*handler)(void *), void *arg)
416 1.3.2.2 yamt {
417 1.3.2.2 yamt
418 1.3.2.2 yamt return (au_intr_establish(ih, 0, ipl, IST_LEVEL_LOW, handler, arg));
419 1.3.2.2 yamt }
420 1.3.2.2 yamt
421 1.3.2.2 yamt void
422 1.3.2.2 yamt aupci_intr_disestablish(void *v, void *cookie)
423 1.3.2.2 yamt {
424 1.3.2.2 yamt
425 1.3.2.2 yamt au_intr_disestablish(cookie);
426 1.3.2.2 yamt }
427 1.3.2.2 yamt
428 1.3.2.2 yamt void
429 1.3.2.2 yamt aupci_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
430 1.3.2.2 yamt {
431 1.3.2.2 yamt /*
432 1.3.2.2 yamt * We let the machdep_pci_intr_map take care of IRQ routing.
433 1.3.2.2 yamt * On some platforms the BIOS may have handled this properly,
434 1.3.2.2 yamt * on others it might not have. For now we avoid clobbering
435 1.3.2.2 yamt * the settings establishsed by the BIOS, so that they will be
436 1.3.2.2 yamt * there if the platform logic is confident that it can rely
437 1.3.2.2 yamt * on them.
438 1.3.2.2 yamt */
439 1.3.2.2 yamt }
440 1.3.2.2 yamt
441 1.3.2.2 yamt #endif
442