Home | History | Annotate | Line # | Download | only in dev
aupci.c revision 1.6.6.1
      1  1.6.6.1     yamt /* $NetBSD: aupci.c,v 1.6.6.1 2007/02/27 16:52:01 yamt Exp $ */
      2      1.1  gdamore 
      3      1.1  gdamore /*-
      4      1.1  gdamore  * Copyright (c) 2006 Itronix Inc.
      5      1.1  gdamore  * All rights reserved.
      6      1.1  gdamore  *
      7      1.1  gdamore  * Written by Garrett D'Amore for Itronix Inc.
      8      1.1  gdamore  *
      9      1.1  gdamore  * Redistribution and use in source and binary forms, with or without
     10      1.1  gdamore  * modification, are permitted provided that the following conditions
     11      1.1  gdamore  * are met:
     12      1.1  gdamore  * 1. Redistributions of source code must retain the above copyright
     13      1.1  gdamore  *    notice, this list of conditions and the following disclaimer.
     14      1.1  gdamore  * 2. Redistributions in binary form must reproduce the above copyright
     15      1.1  gdamore  *    notice, this list of conditions and the following disclaimer in the
     16      1.1  gdamore  *    documentation and/or other materials provided with the distribution.
     17      1.1  gdamore  * 3. The name of Itronix Inc. may not be used to endorse
     18      1.1  gdamore  *    or promote products derived from this software without specific
     19      1.1  gdamore  *    prior written permission.
     20      1.1  gdamore  *
     21      1.1  gdamore  * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND
     22      1.1  gdamore  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23      1.1  gdamore  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24      1.1  gdamore  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
     25      1.1  gdamore  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     26      1.1  gdamore  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     27      1.1  gdamore  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     28      1.1  gdamore  * ON ANY THEORY OF LIABILITY, WHETHER IN
     29      1.1  gdamore  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30      1.1  gdamore  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31      1.1  gdamore  * POSSIBILITY OF SUCH DAMAGE.
     32      1.1  gdamore  */
     33      1.1  gdamore 
     34      1.1  gdamore #include "opt_pci.h"
     35      1.1  gdamore #include "pci.h"
     36      1.1  gdamore 
     37      1.1  gdamore #include <sys/cdefs.h>
     38  1.6.6.1     yamt __KERNEL_RCSID(0, "$NetBSD: aupci.c,v 1.6.6.1 2007/02/27 16:52:01 yamt Exp $");
     39      1.1  gdamore 
     40      1.1  gdamore #include <sys/types.h>
     41      1.1  gdamore #include <sys/param.h>
     42      1.1  gdamore #include <sys/time.h>
     43      1.1  gdamore #include <sys/systm.h>
     44      1.1  gdamore #include <sys/errno.h>
     45      1.1  gdamore #include <sys/device.h>
     46      1.1  gdamore #include <sys/malloc.h>
     47      1.1  gdamore #include <sys/extent.h>
     48      1.1  gdamore 
     49      1.1  gdamore #include <uvm/uvm_extern.h>
     50      1.1  gdamore 
     51      1.1  gdamore #include <machine/bus.h>
     52      1.1  gdamore #include <machine/cpu.h>
     53      1.1  gdamore #include <machine/pte.h>
     54      1.1  gdamore 
     55      1.1  gdamore #include <dev/pci/pcivar.h>
     56      1.1  gdamore #include <dev/pci/pcireg.h>
     57      1.1  gdamore #include <dev/pci/pciconf.h>
     58      1.1  gdamore 
     59      1.1  gdamore #ifdef	PCI_NETBSD_CONFIGURE
     60      1.1  gdamore #include <mips/cache.h>
     61      1.1  gdamore #endif
     62      1.1  gdamore 
     63      1.3  gdamore #include <mips/alchemy/include/au_himem_space.h>
     64      1.1  gdamore #include <mips/alchemy/include/aubusvar.h>
     65      1.1  gdamore #include <mips/alchemy/include/aureg.h>
     66      1.1  gdamore #include <mips/alchemy/include/auvar.h>
     67      1.1  gdamore 
     68      1.1  gdamore #include <mips/alchemy/dev/aupcireg.h>
     69      1.1  gdamore #include <mips/alchemy/dev/aupcivar.h>
     70      1.1  gdamore 
     71      1.1  gdamore struct aupci_softc {
     72      1.1  gdamore 	struct device			sc_dev;
     73      1.1  gdamore 	struct mips_pci_chipset		sc_pc;
     74      1.1  gdamore 	struct mips_bus_space		sc_mem_space;
     75      1.1  gdamore 	struct mips_bus_space		sc_io_space;
     76      1.3  gdamore 	struct mips_bus_space		sc_cfg_space;
     77      1.1  gdamore 
     78      1.1  gdamore 	bus_space_tag_t			sc_memt;
     79      1.1  gdamore 	bus_space_tag_t			sc_iot;
     80      1.3  gdamore 	bus_space_tag_t			sc_cfgt;
     81      1.1  gdamore 
     82      1.1  gdamore 	bus_space_tag_t			sc_bust;
     83      1.1  gdamore 
     84      1.1  gdamore 	bus_space_handle_t		sc_bush;
     85      1.1  gdamore 	paddr_t				sc_cfgbase;
     86      1.1  gdamore 	paddr_t				sc_membase;
     87      1.1  gdamore 	paddr_t				sc_iobase;
     88      1.1  gdamore 
     89      1.1  gdamore 	/* XXX: dma tag */
     90      1.1  gdamore };
     91      1.1  gdamore 
     92      1.1  gdamore int		aupcimatch(struct device *, struct cfdata *, void *);
     93      1.1  gdamore void		aupciattach(struct device *, struct device *, void *);
     94      1.1  gdamore 
     95      1.1  gdamore #if NPCI > 0
     96      1.1  gdamore static void aupci_attach_hook(struct device *, struct device *,
     97      1.1  gdamore     struct pcibus_attach_args *);
     98      1.1  gdamore static int aupci_bus_maxdevs(void *, int);
     99      1.1  gdamore static pcitag_t aupci_make_tag(void *, int, int, int);
    100      1.1  gdamore static void aupci_decompose_tag(void *, pcitag_t, int *, int *, int *);
    101      1.1  gdamore static pcireg_t aupci_conf_read(void *, pcitag_t, int);
    102      1.1  gdamore static void aupci_conf_write(void *, pcitag_t, int, pcireg_t);
    103      1.1  gdamore static const char *aupci_intr_string(void *, pci_intr_handle_t);
    104      1.1  gdamore static void aupci_conf_interrupt(void *, int, int, int, int, int *);
    105      1.1  gdamore static void *aupci_intr_establish(void *, pci_intr_handle_t, int,
    106      1.1  gdamore     int (*)(void *), void *);
    107      1.1  gdamore static void aupci_intr_disestablish(void *, void *);
    108      1.1  gdamore 
    109      1.1  gdamore #ifdef	PCI_NETBSD_CONFIGURE
    110      1.1  gdamore static struct extent	*io_ex = NULL;
    111      1.1  gdamore static struct extent	*mem_ex = NULL;
    112      1.1  gdamore #endif	/* PCI_NETBSD_CONFIGURE */
    113      1.1  gdamore 
    114      1.1  gdamore #define	PCI_CFG_READ	0
    115      1.1  gdamore #define	PCI_CFG_WRITE	1
    116      1.1  gdamore 
    117      1.1  gdamore #endif	/* NPCI > 0 */
    118      1.1  gdamore 
    119      1.1  gdamore CFATTACH_DECL(aupci, sizeof(struct aupci_softc),
    120      1.1  gdamore     aupcimatch, aupciattach, NULL, NULL);
    121      1.1  gdamore 
    122      1.1  gdamore int aupci_found = 0;
    123      1.1  gdamore 
    124      1.1  gdamore /*
    125      1.1  gdamore  * Physical PCI addresses are 36-bits long, so we need to have
    126      1.1  gdamore  * adequate storage space for them.
    127      1.1  gdamore  */
    128      1.1  gdamore #if NPCI > 0
    129      1.1  gdamore #if !defined(_MIPS_PADDR_T_64BIT) && !defined(_LP64)
    130      1.1  gdamore #error	"aupci requires 64 bit paddr_t!"
    131      1.1  gdamore #endif
    132      1.1  gdamore #endif
    133      1.1  gdamore 
    134      1.1  gdamore int
    135      1.1  gdamore aupcimatch(struct device *parent, struct cfdata *match, void *aux)
    136      1.1  gdamore {
    137      1.1  gdamore 	struct aubus_attach_args *aa = (struct aubus_attach_args *)aux;
    138      1.1  gdamore 
    139      1.1  gdamore 	if (strcmp(aa->aa_name, "aupci") != 0)
    140      1.1  gdamore 		return 0;
    141      1.1  gdamore 
    142      1.1  gdamore 	if (aupci_found)
    143      1.1  gdamore 		return 0;
    144      1.1  gdamore 
    145      1.1  gdamore 	return 1;
    146      1.1  gdamore }
    147      1.1  gdamore 
    148      1.1  gdamore void
    149      1.1  gdamore aupciattach(struct device *parent, struct device *self, void *aux)
    150      1.1  gdamore {
    151      1.1  gdamore 	struct aupci_softc		*sc = (struct aupci_softc *)self;
    152      1.1  gdamore 	struct aubus_attach_args	*aa = (struct aubus_attach_args *)aux;
    153      1.1  gdamore 	uint32_t			cfg;
    154      1.1  gdamore #if NPCI > 0
    155      1.4  gdamore 	uint32_t			mbar, mask;
    156      1.4  gdamore 	bus_addr_t			mstart;
    157      1.1  gdamore 	struct pcibus_attach_args	pba;
    158      1.1  gdamore #endif
    159      1.1  gdamore 
    160      1.1  gdamore 	aupci_found = 1;
    161      1.1  gdamore 
    162      1.1  gdamore 	sc->sc_bust = aa->aa_st;
    163      1.1  gdamore 	if (bus_space_map(sc->sc_bust, aa->aa_addrs[0], 512, 0,
    164      1.1  gdamore 		&sc->sc_bush) != 0) {
    165      1.1  gdamore 		printf("\n%s: unable to map PCI registers\n",
    166      1.1  gdamore 		    sc->sc_dev.dv_xname);
    167      1.1  gdamore 		return;
    168      1.1  gdamore 	}
    169      1.1  gdamore 
    170      1.1  gdamore #if NPCI > 0
    171      1.1  gdamore 	/*
    172      1.3  gdamore 	 * These physical addresses are locked in on the CPUs we have
    173      1.1  gdamore 	 * seen.  Perhaps these should be passed in via locators, thru
    174      1.1  gdamore 	 * the configuration file.
    175      1.1  gdamore 	 */
    176      1.1  gdamore 	sc->sc_cfgbase = PCI_CONFIG_BASE;
    177      1.1  gdamore 	sc->sc_membase = PCI_MEM_BASE;
    178      1.1  gdamore 	sc->sc_iobase = PCI_IO_BASE;
    179      1.1  gdamore #endif
    180      1.1  gdamore 
    181      1.1  gdamore 	/*
    182      1.1  gdamore 	 * Configure byte swapping, as YAMON doesn't do it.  YAMON does take
    183      1.1  gdamore 	 * care of most of the rest of the details (clocking, etc.), however.
    184      1.1  gdamore 	 */
    185      1.1  gdamore #if _BYTE_ORDER == _BIG_ENDIAN
    186      1.1  gdamore 	/*
    187      1.1  gdamore 	 * N.B.: This still doesn't do the DMA thing properly.  I have
    188      1.1  gdamore 	 * not yet figured out how to get DMA access to work properly
    189      1.1  gdamore 	 * without having bytes swapped while the processor is in
    190      1.1  gdamore 	 * big-endian mode.  I'm not even sure that the Alchemy part
    191      1.1  gdamore 	 * can do it without swapping the bytes (which would be a
    192      1.1  gdamore 	 * bummer, since then only parts which had hardware detection
    193      1.1  gdamore 	 * and swapping support would work without special hacks in
    194      1.1  gdamore 	 * their drivers.)
    195      1.1  gdamore 	 */
    196      1.1  gdamore 	cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
    197      1.1  gdamore 	    AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN |
    198      1.1  gdamore 	    AUPCI_CONFIG_SM | AUPCI_CONFIG_ST | AUPCI_CONFIG_SIC_DATA;
    199      1.1  gdamore #else
    200      1.1  gdamore 	cfg = AUPCI_CONFIG_CH | AUPCI_CONFIG_R1H |
    201      1.1  gdamore 	    AUPCI_CONFIG_R2H | AUPCI_CONFIG_AEN;
    202      1.1  gdamore #endif
    203      1.1  gdamore 	bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG, cfg);
    204      1.1  gdamore 
    205      1.1  gdamore 	cfg = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_COMMAND_STATUS);
    206      1.1  gdamore 
    207      1.1  gdamore 	printf(": Alchemy Host-PCI Bridge");
    208      1.1  gdamore 	if (cfg & PCI_STATUS_66MHZ_SUPPORT)
    209      1.1  gdamore 		printf(", 66MHz");
    210      1.1  gdamore 	else
    211      1.1  gdamore 		printf(", 33MHz");
    212      1.1  gdamore 
    213      1.1  gdamore 	printf("\n");
    214      1.1  gdamore 
    215      1.1  gdamore #if NPCI > 0
    216      1.1  gdamore 	/*
    217      1.3  gdamore 	 * PCI configuration space.  Address in this bus are
    218      1.3  gdamore 	 * orthogonal to other spaces.  We need to make the entire
    219      1.3  gdamore 	 * 32-bit address space available.
    220      1.3  gdamore 	 */
    221      1.3  gdamore 	sc->sc_cfgt = &sc->sc_cfg_space;
    222      1.3  gdamore 	au_himem_space_init(sc->sc_cfgt, "pcicfg", sc->sc_cfgbase,
    223      1.3  gdamore 	    0x00000000, 0xffffffff, AU_HIMEM_SPACE_IO);
    224      1.3  gdamore 
    225      1.3  gdamore 	/*
    226      1.3  gdamore 	 * Virtual PCI memory.  Configured so that we don't overlap
    227      1.3  gdamore 	 * with PCI memory space.
    228      1.1  gdamore 	 */
    229      1.3  gdamore 	mask = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_MWMASK);
    230      1.3  gdamore 	mask >>= AUPCI_MWMASK_SHIFT;
    231      1.3  gdamore 	mask <<= AUPCI_MWMASK_SHIFT;
    232      1.3  gdamore 
    233      1.3  gdamore 	mbar = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_MBAR);
    234      1.5  gdamore 	mstart = (mbar & mask) + (~mask + 1);
    235      1.3  gdamore 
    236      1.1  gdamore 	sc->sc_memt = &sc->sc_mem_space;
    237      1.3  gdamore 	au_himem_space_init(sc->sc_memt, "pcimem", sc->sc_membase,
    238      1.4  gdamore 	    mstart, 0xffffffff, AU_HIMEM_SPACE_LITTLE_ENDIAN);
    239      1.1  gdamore 
    240      1.1  gdamore 	/*
    241      1.3  gdamore 	 * IO space.  Address in this bus are orthogonal to other spaces.
    242      1.3  gdamore 	 * 16 MB should be plenty.  We don't start from zero to avoid
    243      1.3  gdamore 	 * potential device bugs.
    244      1.1  gdamore 	 */
    245      1.1  gdamore 	sc->sc_iot = &sc->sc_io_space;
    246      1.3  gdamore 	au_himem_space_init(sc->sc_iot, "pciio",
    247      1.3  gdamore 	    sc->sc_iobase, AUPCI_IO_START, AUPCI_IO_END,
    248      1.3  gdamore 	    AU_HIMEM_SPACE_LITTLE_ENDIAN | AU_HIMEM_SPACE_IO);
    249      1.1  gdamore 
    250      1.1  gdamore 	sc->sc_pc.pc_conf_v = sc;
    251      1.1  gdamore 	sc->sc_pc.pc_attach_hook = aupci_attach_hook;
    252      1.1  gdamore 	sc->sc_pc.pc_bus_maxdevs = aupci_bus_maxdevs;
    253      1.1  gdamore 	sc->sc_pc.pc_make_tag = aupci_make_tag;
    254      1.1  gdamore 	sc->sc_pc.pc_decompose_tag = aupci_decompose_tag;
    255      1.1  gdamore 	sc->sc_pc.pc_conf_read = aupci_conf_read;
    256      1.1  gdamore 	sc->sc_pc.pc_conf_write = aupci_conf_write;
    257      1.1  gdamore 
    258      1.1  gdamore 	sc->sc_pc.pc_intr_v = sc;
    259      1.1  gdamore 	sc->sc_pc.pc_intr_map = aupci_intr_map;
    260      1.1  gdamore 	sc->sc_pc.pc_intr_string = aupci_intr_string;
    261      1.1  gdamore 	sc->sc_pc.pc_intr_establish = aupci_intr_establish;
    262      1.1  gdamore 	sc->sc_pc.pc_intr_disestablish = aupci_intr_disestablish;
    263      1.1  gdamore 	sc->sc_pc.pc_conf_interrupt = aupci_conf_interrupt;
    264      1.1  gdamore 
    265      1.1  gdamore #ifdef PCI_NETBSD_CONFIGURE
    266      1.4  gdamore 	mem_ex = extent_create("pcimem", mstart, 0xffffffff,
    267      1.3  gdamore 	    M_DEVBUF, NULL, 0, EX_WAITOK);
    268      1.3  gdamore 
    269      1.3  gdamore 	io_ex = extent_create("pciio", AUPCI_IO_START, AUPCI_IO_END,
    270      1.3  gdamore 	    M_DEVBUF, NULL, 0, EX_WAITOK);
    271      1.3  gdamore 
    272      1.1  gdamore 	pci_configure_bus(&sc->sc_pc,
    273      1.1  gdamore 	    io_ex, mem_ex, NULL, 0, mips_dcache_align);
    274      1.1  gdamore 	extent_destroy(mem_ex);
    275      1.1  gdamore 	extent_destroy(io_ex);
    276      1.1  gdamore #endif
    277      1.1  gdamore 
    278      1.1  gdamore 	pba.pba_iot = sc->sc_iot;
    279      1.1  gdamore 	pba.pba_memt = sc->sc_memt;
    280      1.1  gdamore 	/* XXX: review dma tag logic */
    281      1.1  gdamore 	pba.pba_dmat = aa->aa_dt;
    282      1.1  gdamore 	pba.pba_dmat64 = NULL;
    283      1.1  gdamore 	pba.pba_pc = &sc->sc_pc;
    284      1.1  gdamore 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
    285      1.1  gdamore 	pba.pba_bus = 0;
    286      1.1  gdamore 	pba.pba_bridgetag = NULL;
    287      1.1  gdamore 
    288      1.1  gdamore 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    289      1.1  gdamore #endif	/* NPCI > 0 */
    290      1.1  gdamore }
    291      1.1  gdamore 
    292      1.1  gdamore #if NPCI > 0
    293      1.1  gdamore 
    294      1.1  gdamore void
    295      1.1  gdamore aupci_attach_hook(struct device *parent, struct device *self,
    296      1.1  gdamore     struct pcibus_attach_args *pba)
    297      1.1  gdamore {
    298      1.1  gdamore }
    299      1.1  gdamore 
    300      1.1  gdamore int
    301      1.1  gdamore aupci_bus_maxdevs(void *v, int busno)
    302      1.1  gdamore {
    303      1.1  gdamore 
    304      1.1  gdamore 	return 32;
    305      1.1  gdamore }
    306      1.1  gdamore 
    307      1.1  gdamore pcitag_t
    308      1.1  gdamore aupci_make_tag(void *v, int bus, int device, int function)
    309      1.1  gdamore {
    310      1.1  gdamore 	pcitag_t		tag;
    311      1.1  gdamore 
    312      1.1  gdamore 	if (bus >= 256 || device >= 32 || function >= 8)
    313      1.1  gdamore 		panic("aupci_make_tag: bad request");
    314      1.1  gdamore 
    315      1.1  gdamore 	tag = (bus << 16) | (device << 11) | (function << 8);
    316      1.1  gdamore 
    317      1.1  gdamore 	return tag;
    318      1.1  gdamore }
    319      1.1  gdamore 
    320      1.1  gdamore void
    321      1.1  gdamore aupci_decompose_tag(void *v, pcitag_t tag, int *b, int *d, int *f)
    322      1.1  gdamore {
    323      1.1  gdamore 
    324      1.1  gdamore 	if (b != NULL)
    325      1.1  gdamore 		*b = (tag >> 16) & 0xff;
    326      1.1  gdamore 	if (d != NULL)
    327      1.1  gdamore 		*d = (tag >> 11) & 0x1f;
    328      1.1  gdamore 	if (f != NULL)
    329      1.1  gdamore 		*f = (tag >> 8) & 0x07;
    330      1.1  gdamore }
    331      1.1  gdamore 
    332  1.6.6.1     yamt static inline bool
    333      1.3  gdamore aupci_conf_access(void *v, int dir, pcitag_t tag, int reg, pcireg_t *datap)
    334      1.1  gdamore {
    335      1.3  gdamore 	struct aupci_softc	*sc = (struct aupci_softc *)v;
    336      1.3  gdamore 	uint32_t		status;
    337      1.3  gdamore 	int			s;
    338      1.3  gdamore 	bus_addr_t		addr;
    339      1.1  gdamore 	int			b, d, f;
    340      1.3  gdamore 	bus_space_handle_t	h;
    341      1.1  gdamore 
    342      1.1  gdamore 	aupci_decompose_tag(v, tag, &b, &d, &f);
    343      1.1  gdamore 	if (b) {
    344      1.1  gdamore 		/* configuration type 1 */
    345      1.3  gdamore 		addr = 0x80000000 | tag;
    346      1.1  gdamore 	} else if (d > 19) {
    347      1.1  gdamore 		/* device num too big for bus 0 */
    348      1.3  gdamore 		return FALSE;
    349      1.1  gdamore 	} else {
    350      1.3  gdamore 		addr = (0x800 << d) | (f << 8);
    351      1.1  gdamore 	}
    352      1.1  gdamore 
    353      1.1  gdamore 	/* probing illegal target is OK, return an error indication */
    354      1.3  gdamore 	if (addr == 0)
    355      1.1  gdamore 		return FALSE;
    356      1.1  gdamore 
    357      1.3  gdamore 	if (bus_space_map(sc->sc_cfgt, addr, 256, 0, &h) != 0)
    358      1.3  gdamore 		return FALSE;
    359      1.1  gdamore 
    360      1.1  gdamore 	s = splhigh();
    361      1.1  gdamore 
    362      1.1  gdamore 	if (dir == PCI_CFG_WRITE)
    363      1.3  gdamore 		bus_space_write_4(sc->sc_cfgt, h, reg, *datap);
    364      1.1  gdamore 	else
    365      1.3  gdamore 		*datap = bus_space_read_4(sc->sc_cfgt, h, reg);
    366      1.1  gdamore 
    367      1.1  gdamore 	DELAY(2);
    368      1.1  gdamore 
    369      1.1  gdamore 	/* check for and clear master abort condition */
    370      1.1  gdamore 	status = bus_space_read_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG);
    371      1.1  gdamore 	bus_space_write_4(sc->sc_bust, sc->sc_bush, AUPCI_CONFIG,
    372      1.1  gdamore 	    status & ~(AUPCI_CONFIG_EF));
    373      1.1  gdamore 
    374      1.3  gdamore 	splx(s);
    375      1.3  gdamore 
    376      1.3  gdamore 	bus_space_unmap(sc->sc_cfgt, h, 256);
    377      1.3  gdamore 
    378      1.1  gdamore 	/* if we got a PCI master abort, fail it */
    379      1.3  gdamore 	if (status & AUPCI_CONFIG_EF)
    380      1.1  gdamore 		return FALSE;
    381      1.1  gdamore 
    382      1.1  gdamore 	return TRUE;
    383      1.1  gdamore }
    384      1.1  gdamore 
    385      1.1  gdamore pcireg_t
    386      1.1  gdamore aupci_conf_read(void *v, pcitag_t tag, int reg)
    387      1.1  gdamore {
    388      1.1  gdamore 	pcireg_t		data;
    389      1.1  gdamore 
    390      1.1  gdamore 	if (aupci_conf_access(v, PCI_CFG_READ, tag, reg, &data) == FALSE)
    391      1.1  gdamore 		return 0xffffffff;
    392      1.1  gdamore 
    393      1.1  gdamore 	return (data);
    394      1.1  gdamore }
    395      1.1  gdamore 
    396      1.1  gdamore void
    397      1.1  gdamore aupci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
    398      1.1  gdamore {
    399      1.1  gdamore 
    400      1.1  gdamore 	aupci_conf_access(v, PCI_CFG_WRITE, tag, reg, &data);
    401      1.1  gdamore }
    402      1.1  gdamore 
    403      1.1  gdamore const char *
    404      1.1  gdamore aupci_intr_string(void *v, pci_intr_handle_t ih)
    405      1.1  gdamore {
    406      1.1  gdamore 	static char	name[16];
    407      1.1  gdamore 
    408      1.1  gdamore 	sprintf(name, "irq %u", (unsigned)ih);
    409      1.1  gdamore 	return (name);
    410      1.1  gdamore }
    411      1.1  gdamore 
    412      1.1  gdamore void *
    413      1.1  gdamore aupci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
    414      1.1  gdamore     int (*handler)(void *), void *arg)
    415      1.1  gdamore {
    416      1.1  gdamore 
    417      1.1  gdamore 	return (au_intr_establish(ih, 0, ipl, IST_LEVEL_LOW, handler, arg));
    418      1.1  gdamore }
    419      1.1  gdamore 
    420      1.1  gdamore void
    421      1.1  gdamore aupci_intr_disestablish(void *v, void *cookie)
    422      1.1  gdamore {
    423      1.1  gdamore 
    424      1.1  gdamore 	au_intr_disestablish(cookie);
    425      1.1  gdamore }
    426      1.1  gdamore 
    427      1.1  gdamore void
    428      1.1  gdamore aupci_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
    429      1.1  gdamore {
    430      1.1  gdamore 	/*
    431      1.1  gdamore 	 * We let the machdep_pci_intr_map take care of IRQ routing.
    432      1.1  gdamore 	 * On some platforms the BIOS may have handled this properly,
    433      1.1  gdamore 	 * on others it might not have.  For now we avoid clobbering
    434      1.1  gdamore 	 * the settings establishsed by the BIOS, so that they will be
    435      1.1  gdamore 	 * there if the platform logic is confident that it can rely
    436      1.1  gdamore 	 * on them.
    437      1.1  gdamore 	 */
    438      1.1  gdamore }
    439      1.1  gdamore 
    440      1.1  gdamore #endif
    441