ausmbus_psc.c revision 1.6 1 1.6 drochner /* $NetBSD: ausmbus_psc.c,v 1.6 2006/06/26 18:21:38 drochner Exp $ */
2 1.1 shige
3 1.1 shige /*-
4 1.1 shige * Copyright (c) 2006 Shigeyuki Fukushima.
5 1.1 shige * All rights reserved.
6 1.1 shige *
7 1.1 shige * Written by Shigeyuki Fukushima.
8 1.1 shige *
9 1.1 shige * Redistribution and use in source and binary forms, with or without
10 1.1 shige * modification, are permitted provided that the following conditions
11 1.1 shige * are met:
12 1.1 shige * 1. Redistributions of source code must retain the above copyright
13 1.1 shige * notice, this list of conditions and the following disclaimer.
14 1.1 shige * 2. Redistributions in binary form must reproduce the above
15 1.1 shige * copyright notice, this list of conditions and the following
16 1.1 shige * disclaimer in the documentation and/or other materials provided
17 1.1 shige * with the distribution.
18 1.1 shige * 3. The name of the author may not be used to endorse or promote
19 1.1 shige * products derived from this software without specific prior
20 1.1 shige * written permission.
21 1.1 shige *
22 1.1 shige * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS
23 1.1 shige * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 1.1 shige * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 shige * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
26 1.1 shige * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 shige * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
28 1.1 shige * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 shige * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 1.1 shige * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
31 1.1 shige * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 1.1 shige * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 shige */
34 1.1 shige
35 1.1 shige #include <sys/cdefs.h>
36 1.6 drochner __KERNEL_RCSID(0, "$NetBSD: ausmbus_psc.c,v 1.6 2006/06/26 18:21:38 drochner Exp $");
37 1.1 shige
38 1.1 shige #include "locators.h"
39 1.1 shige
40 1.1 shige #include <sys/param.h>
41 1.1 shige #include <sys/systm.h>
42 1.1 shige #include <sys/device.h>
43 1.1 shige #include <sys/errno.h>
44 1.1 shige
45 1.1 shige #include <machine/bus.h>
46 1.1 shige #include <machine/cpu.h>
47 1.1 shige
48 1.1 shige #include <mips/alchemy/dev/aupscreg.h>
49 1.1 shige #include <mips/alchemy/dev/aupscvar.h>
50 1.3 shige #include <mips/alchemy/dev/ausmbus_pscreg.h>
51 1.1 shige
52 1.1 shige #include <dev/i2c/i2cvar.h>
53 1.1 shige #include <dev/i2c/i2c_bitbang.h>
54 1.1 shige
55 1.1 shige struct ausmbus_softc {
56 1.1 shige struct device sc_dev;
57 1.1 shige
58 1.1 shige /* protocol comoon fields */
59 1.1 shige struct aupsc_controller sc_ctrl;
60 1.1 shige
61 1.1 shige /* protocol specific fields */
62 1.1 shige struct i2c_controller sc_i2c;
63 1.1 shige i2c_addr_t sc_smbus_slave_addr;
64 1.1 shige int sc_smbus_timeout;
65 1.1 shige };
66 1.1 shige
67 1.1 shige #define ausmbus_reg_read(sc, reg) \
68 1.1 shige bus_space_read_4(sc->sc_ctrl.psc_bust, sc->sc_ctrl.psc_bush, reg)
69 1.1 shige #define ausmbus_reg_write(sc, reg, val) \
70 1.4 shige bus_space_write_4(sc->sc_ctrl.psc_bust, sc->sc_ctrl.psc_bush, reg, \
71 1.4 shige val); \
72 1.4 shige delay(100);
73 1.1 shige
74 1.1 shige static int ausmbus_match(struct device *, struct cfdata *, void *);
75 1.1 shige static void ausmbus_attach(struct device *, struct device *, void *);
76 1.1 shige
77 1.1 shige CFATTACH_DECL(ausmbus, sizeof(struct ausmbus_softc),
78 1.1 shige ausmbus_match, ausmbus_attach, NULL, NULL);
79 1.1 shige
80 1.1 shige /* fuctions for i2c_controller */
81 1.1 shige static int ausmbus_acquire_bus(void *, int);
82 1.1 shige static void ausmbus_release_bus(void *, int);
83 1.1 shige static int ausmbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
84 1.1 shige const void *cmd, size_t cmdlen, void *vbuf,
85 1.1 shige size_t buflen, int flags);
86 1.1 shige
87 1.1 shige /* subroutine functions for i2c_controller */
88 1.1 shige static int ausmbus_receive_1(struct ausmbus_softc *, uint8_t *);
89 1.1 shige static int ausmbus_read_1(struct ausmbus_softc *, uint8_t, uint8_t *);
90 1.5 kiyohara static int ausmbus_read_2(struct ausmbus_softc *, uint8_t, uint16_t *);
91 1.1 shige static int ausmbus_send_1(struct ausmbus_softc *, uint8_t);
92 1.1 shige static int ausmbus_write_1(struct ausmbus_softc *, uint8_t, uint8_t);
93 1.5 kiyohara static int ausmbus_write_2(struct ausmbus_softc *, uint8_t, uint16_t);
94 1.1 shige static int ausmbus_wait_mastertx(struct ausmbus_softc *sc);
95 1.1 shige static int ausmbus_wait_masterrx(struct ausmbus_softc *sc);
96 1.1 shige static int ausmbus_initiate_xfer(void *, i2c_addr_t, int);
97 1.1 shige static int ausmbus_read_byte(void *arg, uint8_t *vp, int flags);
98 1.1 shige static int ausmbus_write_byte(void *arg, uint8_t v, int flags);
99 1.1 shige
100 1.1 shige
101 1.1 shige static int
102 1.1 shige ausmbus_match(struct device *parent, struct cfdata *cf, void *aux)
103 1.1 shige {
104 1.1 shige struct aupsc_attach_args *aa = (struct aupsc_attach_args *)aux;
105 1.1 shige
106 1.1 shige if (strcmp(aa->aupsc_name, cf->cf_name) != 0)
107 1.1 shige return 0;
108 1.1 shige
109 1.1 shige return 1;
110 1.1 shige }
111 1.1 shige
112 1.1 shige static void
113 1.1 shige ausmbus_attach(struct device *parent, struct device *self, void *aux)
114 1.1 shige {
115 1.1 shige struct ausmbus_softc *sc = (struct ausmbus_softc *)self;
116 1.1 shige struct aupsc_attach_args *aa = (struct aupsc_attach_args *)aux;
117 1.1 shige struct i2cbus_attach_args iba;
118 1.1 shige
119 1.1 shige aprint_normal(": Alchemy PSC SMBus protocol\n");
120 1.1 shige
121 1.1 shige /* Initialize PSC */
122 1.1 shige sc->sc_ctrl = aa->aupsc_ctrl;
123 1.1 shige
124 1.1 shige /* Initialize i2c_controller for SMBus */
125 1.1 shige sc->sc_i2c.ic_cookie = sc;
126 1.1 shige sc->sc_i2c.ic_acquire_bus = ausmbus_acquire_bus;
127 1.1 shige sc->sc_i2c.ic_release_bus = ausmbus_release_bus;
128 1.1 shige sc->sc_i2c.ic_send_start = NULL;
129 1.1 shige sc->sc_i2c.ic_send_stop = NULL;
130 1.1 shige sc->sc_i2c.ic_initiate_xfer = NULL;
131 1.1 shige sc->sc_i2c.ic_read_byte = NULL;
132 1.1 shige sc->sc_i2c.ic_write_byte = NULL;
133 1.1 shige sc->sc_i2c.ic_exec = ausmbus_exec;
134 1.1 shige sc->sc_smbus_timeout = 10;
135 1.1 shige
136 1.1 shige iba.iba_tag = &sc->sc_i2c;
137 1.6 drochner (void) config_found_ia(&sc->sc_dev, "i2cbus", &iba, iicbus_print);
138 1.1 shige }
139 1.1 shige
140 1.1 shige static int
141 1.1 shige ausmbus_acquire_bus(void *arg, int flags)
142 1.1 shige {
143 1.1 shige struct ausmbus_softc *sc = arg;
144 1.1 shige uint32_t v;
145 1.1 shige
146 1.1 shige /* Select SMBus Protocol & Enable PSC */
147 1.1 shige sc->sc_ctrl.psc_enable(sc, AUPSC_SEL_SMBUS);
148 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBSTAT);
149 1.1 shige if ((v & SMBUS_STAT_SR) == 0) {
150 1.1 shige /* PSC is not ready */
151 1.1 shige return -1;
152 1.1 shige }
153 1.1 shige
154 1.1 shige /* Setup SMBus Configuration register */
155 1.1 shige v = SMBUS_CFG_DD; /* Disable DMA */
156 1.1 shige v |= SMBUS_CFG_RT_SET(SMBUS_CFG_RT_FIFO8); /* Rx FIFO 8data */
157 1.1 shige v |= SMBUS_CFG_TT_SET(SMBUS_CFG_TT_FIFO8); /* Tx FIFO 8data */
158 1.1 shige v |= SMBUS_CFG_DIV_SET(SMBUS_CFG_DIV8); /* pscn_mainclk/8 */
159 1.1 shige v &= ~SMBUS_CFG_SFM; /* Standard Mode */
160 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBCFG, v);
161 1.1 shige
162 1.1 shige /* Setup SMBus Protocol Timing register */
163 1.1 shige v = SMBUS_TMR_TH_SET(SMBUS_TMR_STD_TH)
164 1.1 shige | SMBUS_TMR_PS_SET(SMBUS_TMR_STD_PS)
165 1.1 shige | SMBUS_TMR_PU_SET(SMBUS_TMR_STD_PU)
166 1.1 shige | SMBUS_TMR_SH_SET(SMBUS_TMR_STD_SH)
167 1.1 shige | SMBUS_TMR_SU_SET(SMBUS_TMR_STD_SU)
168 1.1 shige | SMBUS_TMR_CL_SET(SMBUS_TMR_STD_CL)
169 1.1 shige | SMBUS_TMR_CH_SET(SMBUS_TMR_STD_CH);
170 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTMR, v);
171 1.1 shige
172 1.1 shige /* Setup SMBus Mask register */
173 1.1 shige v = SMBUS_MSK_ALLMASK;
174 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBMSK, v);
175 1.1 shige
176 1.1 shige /* SMBus Enable */
177 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBCFG);
178 1.1 shige v |= SMBUS_CFG_DE;
179 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBCFG, v);
180 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBSTAT);
181 1.1 shige if ((v & SMBUS_STAT_SR) == 0) {
182 1.1 shige /* SMBus is not ready */
183 1.1 shige return -1;
184 1.1 shige }
185 1.1 shige
186 1.1 shige #ifdef AUSMBUS_PSC_DEBUG
187 1.1 shige aprint_normal("AuSMBus enabled.\n");
188 1.1 shige aprint_normal("AuSMBus smbconfig: 0x%08x\n",
189 1.1 shige ausmbus_reg_read(sc, AUPSC_SMBCFG));
190 1.1 shige aprint_normal("AuSMBus smbstatus: 0x%08x\n",
191 1.1 shige ausmbus_reg_read(sc, AUPSC_SMBSTAT));
192 1.1 shige aprint_normal("AuSMBus smbtmr : 0x%08x\n",
193 1.1 shige ausmbus_reg_read(sc, AUPSC_SMBTMR));
194 1.1 shige aprint_normal("AuSMBus smbmask : 0x%08x\n",
195 1.1 shige ausmbus_reg_read(sc, AUPSC_SMBMSK));
196 1.1 shige #endif
197 1.1 shige
198 1.1 shige return 0;
199 1.1 shige }
200 1.1 shige
201 1.1 shige static void
202 1.1 shige ausmbus_release_bus(void *arg, int flags)
203 1.1 shige {
204 1.1 shige struct ausmbus_softc *sc = arg;
205 1.1 shige
206 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBCFG, 0);
207 1.1 shige sc->sc_ctrl.psc_disable(sc);
208 1.1 shige
209 1.1 shige return;
210 1.1 shige }
211 1.1 shige
212 1.1 shige static int
213 1.1 shige ausmbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *vcmd,
214 1.1 shige size_t cmdlen, void *vbuf, size_t buflen, int flags)
215 1.1 shige {
216 1.1 shige struct ausmbus_softc *sc = (struct ausmbus_softc *)cookie;
217 1.1 shige const uint8_t *cmd = vcmd;
218 1.1 shige
219 1.1 shige sc->sc_smbus_slave_addr = addr;
220 1.1 shige
221 1.1 shige /* Receive byte */
222 1.1 shige if ((I2C_OP_READ_P(op)) && (cmdlen == 0) && (buflen == 1)) {
223 1.5 kiyohara return ausmbus_receive_1(sc, (uint8_t *)vbuf);
224 1.1 shige }
225 1.1 shige
226 1.1 shige /* Read byte */
227 1.1 shige if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
228 1.5 kiyohara return ausmbus_read_1(sc, *cmd, (uint8_t *)vbuf);
229 1.5 kiyohara }
230 1.5 kiyohara
231 1.5 kiyohara /* Read word */
232 1.5 kiyohara if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 2)) {
233 1.5 kiyohara return ausmbus_read_2(sc, *cmd, (uint16_t *)vbuf);
234 1.1 shige }
235 1.1 shige
236 1.1 shige /* Send byte */
237 1.1 shige if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
238 1.5 kiyohara return ausmbus_send_1(sc, *((uint8_t *)vbuf));
239 1.1 shige }
240 1.1 shige
241 1.1 shige /* Write byte */
242 1.1 shige if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
243 1.5 kiyohara return ausmbus_write_1(sc, *cmd, *((uint8_t *)vbuf));
244 1.5 kiyohara }
245 1.5 kiyohara
246 1.5 kiyohara /* Write word */
247 1.5 kiyohara if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 2)) {
248 1.5 kiyohara return ausmbus_write_2(sc, *cmd, *((uint16_t *)vbuf));
249 1.1 shige }
250 1.1 shige
251 1.1 shige /*
252 1.1 shige * XXX: TODO Please Support other protocols defined in SMBus 2.0
253 1.1 shige * - Quick Command
254 1.1 shige * - Process call
255 1.1 shige * - Block write/read
256 1.1 shige * - Clock write-block read process cal
257 1.1 shige * - SMBus host notify protocol
258 1.1 shige */
259 1.1 shige
260 1.1 shige return -1;
261 1.1 shige }
262 1.1 shige
263 1.1 shige static int
264 1.1 shige ausmbus_receive_1(struct ausmbus_softc *sc, uint8_t *vp)
265 1.1 shige {
266 1.1 shige int error;
267 1.1 shige
268 1.1 shige error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_READ);
269 1.1 shige if (error != 0) {
270 1.1 shige return error;
271 1.1 shige }
272 1.1 shige error = ausmbus_read_byte(sc, vp, I2C_F_STOP);
273 1.1 shige if (error != 0) {
274 1.1 shige return error;
275 1.1 shige }
276 1.1 shige
277 1.1 shige return 0;
278 1.1 shige }
279 1.1 shige
280 1.1 shige static int
281 1.1 shige ausmbus_read_1(struct ausmbus_softc *sc, uint8_t cmd, uint8_t *vp)
282 1.1 shige {
283 1.1 shige int error;
284 1.1 shige
285 1.1 shige error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_WRITE);
286 1.1 shige if (error != 0) {
287 1.1 shige return error;
288 1.1 shige }
289 1.1 shige
290 1.1 shige error = ausmbus_write_byte(sc, cmd, I2C_F_READ);
291 1.1 shige if (error != 0) {
292 1.1 shige return error;
293 1.1 shige }
294 1.1 shige
295 1.1 shige error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_READ);
296 1.1 shige if (error != 0) {
297 1.1 shige return error;
298 1.1 shige }
299 1.1 shige
300 1.1 shige error = ausmbus_read_byte(sc, vp, I2C_F_STOP);
301 1.1 shige if (error != 0) {
302 1.1 shige return error;
303 1.1 shige }
304 1.1 shige
305 1.1 shige return 0;
306 1.1 shige }
307 1.1 shige
308 1.1 shige static int
309 1.5 kiyohara ausmbus_read_2(struct ausmbus_softc *sc, uint8_t cmd, uint16_t *vp)
310 1.5 kiyohara {
311 1.5 kiyohara int error;
312 1.5 kiyohara uint8_t high, low;
313 1.5 kiyohara
314 1.5 kiyohara error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_WRITE);
315 1.5 kiyohara if (error != 0) {
316 1.5 kiyohara return error;
317 1.5 kiyohara }
318 1.5 kiyohara
319 1.5 kiyohara error = ausmbus_write_byte(sc, cmd, I2C_F_READ);
320 1.5 kiyohara if (error != 0) {
321 1.5 kiyohara return error;
322 1.5 kiyohara }
323 1.5 kiyohara
324 1.5 kiyohara error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_READ);
325 1.5 kiyohara if (error != 0) {
326 1.5 kiyohara return error;
327 1.5 kiyohara }
328 1.5 kiyohara
329 1.5 kiyohara error = ausmbus_read_byte(sc, &low, 0);
330 1.5 kiyohara if (error != 0) {
331 1.5 kiyohara return error;
332 1.5 kiyohara }
333 1.5 kiyohara
334 1.5 kiyohara error = ausmbus_read_byte(sc, &high, I2C_F_STOP);
335 1.5 kiyohara if (error != 0) {
336 1.5 kiyohara return error;
337 1.5 kiyohara }
338 1.5 kiyohara
339 1.5 kiyohara *vp = (high << 8) | low;
340 1.5 kiyohara
341 1.5 kiyohara return 0;
342 1.5 kiyohara }
343 1.5 kiyohara
344 1.5 kiyohara static int
345 1.1 shige ausmbus_send_1(struct ausmbus_softc *sc, uint8_t val)
346 1.1 shige {
347 1.1 shige int error;
348 1.1 shige
349 1.1 shige error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_WRITE);
350 1.1 shige if (error != 0) {
351 1.1 shige return error;
352 1.1 shige }
353 1.1 shige
354 1.1 shige error = ausmbus_write_byte(sc, val, I2C_F_STOP);
355 1.1 shige if (error != 0) {
356 1.1 shige return error;
357 1.1 shige }
358 1.1 shige
359 1.1 shige return 0;
360 1.1 shige }
361 1.1 shige
362 1.1 shige static int
363 1.1 shige ausmbus_write_1(struct ausmbus_softc *sc, uint8_t cmd, uint8_t val)
364 1.1 shige {
365 1.1 shige int error;
366 1.1 shige
367 1.1 shige error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_WRITE);
368 1.1 shige if (error != 0) {
369 1.1 shige return error;
370 1.1 shige }
371 1.1 shige
372 1.1 shige error = ausmbus_write_byte(sc, cmd, 0);
373 1.1 shige if (error != 0) {
374 1.1 shige return error;
375 1.1 shige }
376 1.1 shige
377 1.1 shige error = ausmbus_write_byte(sc, val, I2C_F_STOP);
378 1.1 shige if (error != 0) {
379 1.1 shige return error;
380 1.1 shige }
381 1.1 shige
382 1.1 shige return 0;
383 1.1 shige }
384 1.1 shige
385 1.1 shige static int
386 1.5 kiyohara ausmbus_write_2(struct ausmbus_softc *sc, uint8_t cmd, uint16_t val)
387 1.5 kiyohara {
388 1.5 kiyohara int error;
389 1.5 kiyohara uint8_t high, low;
390 1.5 kiyohara
391 1.5 kiyohara high = (val >> 8) & 0xff;
392 1.5 kiyohara low = val & 0xff;
393 1.5 kiyohara
394 1.5 kiyohara error = ausmbus_initiate_xfer(sc, sc->sc_smbus_slave_addr, I2C_F_WRITE);
395 1.5 kiyohara if (error != 0) {
396 1.5 kiyohara return error;
397 1.5 kiyohara }
398 1.5 kiyohara
399 1.5 kiyohara error = ausmbus_write_byte(sc, cmd, 0);
400 1.5 kiyohara if (error != 0) {
401 1.5 kiyohara return error;
402 1.5 kiyohara }
403 1.5 kiyohara
404 1.5 kiyohara error = ausmbus_write_byte(sc, low, 0);
405 1.5 kiyohara if (error != 0) {
406 1.5 kiyohara return error;
407 1.5 kiyohara }
408 1.5 kiyohara
409 1.5 kiyohara error = ausmbus_write_byte(sc, high, I2C_F_STOP);
410 1.5 kiyohara if (error != 0) {
411 1.5 kiyohara return error;
412 1.5 kiyohara }
413 1.5 kiyohara
414 1.5 kiyohara return 0;
415 1.5 kiyohara }
416 1.5 kiyohara
417 1.5 kiyohara static int
418 1.1 shige ausmbus_wait_mastertx(struct ausmbus_softc *sc)
419 1.1 shige {
420 1.1 shige uint32_t v;
421 1.1 shige int timeout;
422 1.1 shige int txerr = 0;
423 1.1 shige
424 1.1 shige timeout = sc->sc_smbus_timeout;
425 1.1 shige
426 1.1 shige do {
427 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBEVNT);
428 1.1 shige #ifdef AUSMBUS_PSC_DEBUG
429 1.1 shige aprint_normal("AuSMBus: ausmbus_wait_mastertx(): psc_smbevnt=0x%08x\n", v);
430 1.1 shige #endif
431 1.1 shige if ((v & SMBUS_EVNT_TU) != 0)
432 1.1 shige break;
433 1.1 shige if ((v & SMBUS_EVNT_MD) != 0)
434 1.1 shige break;
435 1.1 shige if ((v & (SMBUS_EVNT_DN | SMBUS_EVNT_AN | SMBUS_EVNT_AL))
436 1.1 shige != 0) {
437 1.1 shige txerr = 1;
438 1.1 shige break;
439 1.1 shige }
440 1.1 shige timeout--;
441 1.1 shige delay(1);
442 1.1 shige } while (timeout > 0);
443 1.1 shige
444 1.1 shige if (txerr != 0) {
445 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBEVNT,
446 1.1 shige SMBUS_EVNT_DN | SMBUS_EVNT_AN | SMBUS_EVNT_AL);
447 1.1 shige #ifdef AUSMBUS_PSC_DEBUG
448 1.1 shige aprint_normal("AuSMBus: ausmbus_wait_mastertx(): Tx error\n");
449 1.1 shige #endif
450 1.1 shige return -1;
451 1.1 shige }
452 1.1 shige
453 1.1 shige /* Reset Event TU (Tx Underflow) */
454 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBEVNT, SMBUS_EVNT_TU | SMBUS_EVNT_MD);
455 1.1 shige
456 1.1 shige #ifdef AUSMBUS_PSC_DEBUG
457 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBEVNT);
458 1.1 shige aprint_normal("AuSMBus: ausmbus_wait_mastertx(): psc_smbevnt=0x%08x (reset)\n", v);
459 1.1 shige #endif
460 1.1 shige return 0;
461 1.1 shige }
462 1.1 shige
463 1.1 shige static int
464 1.1 shige ausmbus_wait_masterrx(struct ausmbus_softc *sc)
465 1.1 shige {
466 1.1 shige uint32_t v;
467 1.1 shige int timeout;
468 1.1 shige timeout = sc->sc_smbus_timeout;
469 1.1 shige
470 1.1 shige if (ausmbus_wait_mastertx(sc) != 0)
471 1.1 shige return -1;
472 1.1 shige
473 1.1 shige do {
474 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBSTAT);
475 1.1 shige #ifdef AUSMBUS_PSC_DEBUG
476 1.1 shige aprint_normal("AuSMBus: ausmbus_wait_masterrx(): psc_smbstat=0x%08x\n", v);
477 1.1 shige #endif
478 1.1 shige if ((v & SMBUS_STAT_RE) == 0)
479 1.1 shige break;
480 1.1 shige timeout--;
481 1.1 shige delay(1);
482 1.1 shige } while (timeout > 0);
483 1.1 shige
484 1.1 shige return 0;
485 1.1 shige }
486 1.1 shige
487 1.1 shige static int
488 1.1 shige ausmbus_initiate_xfer(void *arg, i2c_addr_t addr, int flags)
489 1.1 shige {
490 1.1 shige struct ausmbus_softc *sc = arg;
491 1.1 shige uint32_t v;
492 1.1 shige
493 1.1 shige /* Tx/Rx Slave Address */
494 1.1 shige v = (addr << 1) & SMBUS_TXRX_ADDRDATA;
495 1.1 shige if ((flags & I2C_F_READ) != 0)
496 1.1 shige v |= 1;
497 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, v);
498 1.1 shige
499 1.1 shige /* Master Start */
500 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBPCR, SMBUS_PCR_MS);
501 1.1 shige
502 1.1 shige if (ausmbus_wait_mastertx(sc) != 0)
503 1.1 shige return -1;
504 1.1 shige
505 1.1 shige return 0;
506 1.1 shige }
507 1.1 shige
508 1.1 shige static int
509 1.1 shige ausmbus_read_byte(void *arg, uint8_t *vp, int flags)
510 1.1 shige {
511 1.1 shige struct ausmbus_softc *sc = arg;
512 1.1 shige uint32_t v;
513 1.1 shige
514 1.1 shige if ((flags & I2C_F_STOP) != 0) {
515 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, SMBUS_TXRX_STP);
516 1.1 shige } else {
517 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, 0);
518 1.1 shige }
519 1.1 shige
520 1.1 shige if (ausmbus_wait_masterrx(sc) != 0)
521 1.1 shige return -1;
522 1.1 shige
523 1.1 shige v = ausmbus_reg_read(sc, AUPSC_SMBTXRX);
524 1.1 shige *vp = v & SMBUS_TXRX_ADDRDATA;
525 1.1 shige
526 1.1 shige return 0;
527 1.1 shige }
528 1.1 shige
529 1.1 shige static int
530 1.1 shige ausmbus_write_byte(void *arg, uint8_t v, int flags)
531 1.1 shige {
532 1.1 shige struct ausmbus_softc *sc = arg;
533 1.1 shige
534 1.1 shige if ((flags & I2C_F_STOP) != 0) {
535 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, (v | SMBUS_TXRX_STP));
536 1.1 shige } else if ((flags & I2C_F_READ) != 0) {
537 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, (v | SMBUS_TXRX_RSR));
538 1.1 shige } else {
539 1.1 shige ausmbus_reg_write(sc, AUPSC_SMBTXRX, v);
540 1.1 shige }
541 1.1 shige
542 1.1 shige if (ausmbus_wait_mastertx(sc) != 0)
543 1.1 shige return -1;
544 1.1 shige
545 1.1 shige return 0;
546 1.1 shige }
547