Home | History | Annotate | Line # | Download | only in dev
auspi.c revision 1.2
      1  1.2  thorpej /* $NetBSD: auspi.c,v 1.2 2007/02/21 22:59:47 thorpej Exp $ */
      2  1.1  gdamore 
      3  1.1  gdamore /*-
      4  1.1  gdamore  * Copyright (c) 2006 Urbana-Champaign Independent Media Center.
      5  1.1  gdamore  * Copyright (c) 2006 Garrett D'Amore.
      6  1.1  gdamore  * All rights reserved.
      7  1.1  gdamore  *
      8  1.1  gdamore  * Portions of this code were written by Garrett D'Amore for the
      9  1.1  gdamore  * Champaign-Urbana Community Wireless Network Project.
     10  1.1  gdamore  *
     11  1.1  gdamore  * Redistribution and use in source and binary forms, with or
     12  1.1  gdamore  * without modification, are permitted provided that the following
     13  1.1  gdamore  * conditions are met:
     14  1.1  gdamore  * 1. Redistributions of source code must retain the above copyright
     15  1.1  gdamore  *    notice, this list of conditions and the following disclaimer.
     16  1.1  gdamore  * 2. Redistributions in binary form must reproduce the above
     17  1.1  gdamore  *    copyright notice, this list of conditions and the following
     18  1.1  gdamore  *    disclaimer in the documentation and/or other materials provided
     19  1.1  gdamore  *    with the distribution.
     20  1.1  gdamore  * 3. All advertising materials mentioning features or use of this
     21  1.1  gdamore  *    software must display the following acknowledgements:
     22  1.1  gdamore  *      This product includes software developed by the Urbana-Champaign
     23  1.1  gdamore  *      Independent Media Center.
     24  1.1  gdamore  *	This product includes software developed by Garrett D'Amore.
     25  1.1  gdamore  * 4. Urbana-Champaign Independent Media Center's name and Garrett
     26  1.1  gdamore  *    D'Amore's name may not be used to endorse or promote products
     27  1.1  gdamore  *    derived from this software without specific prior written permission.
     28  1.1  gdamore  *
     29  1.1  gdamore  * THIS SOFTWARE IS PROVIDED BY THE URBANA-CHAMPAIGN INDEPENDENT
     30  1.1  gdamore  * MEDIA CENTER AND GARRETT D'AMORE ``AS IS'' AND ANY EXPRESS OR
     31  1.1  gdamore  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     32  1.1  gdamore  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     33  1.1  gdamore  * ARE DISCLAIMED.  IN NO EVENT SHALL THE URBANA-CHAMPAIGN INDEPENDENT
     34  1.1  gdamore  * MEDIA CENTER OR GARRETT D'AMORE BE LIABLE FOR ANY DIRECT, INDIRECT,
     35  1.1  gdamore  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36  1.1  gdamore  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     37  1.1  gdamore  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
     38  1.1  gdamore  * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     39  1.1  gdamore  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     40  1.1  gdamore  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     41  1.1  gdamore  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     42  1.1  gdamore  */
     43  1.1  gdamore 
     44  1.1  gdamore #include <sys/cdefs.h>
     45  1.2  thorpej __KERNEL_RCSID(0, "$NetBSD: auspi.c,v 1.2 2007/02/21 22:59:47 thorpej Exp $");
     46  1.1  gdamore 
     47  1.1  gdamore #include "locators.h"
     48  1.1  gdamore 
     49  1.1  gdamore #include <sys/param.h>
     50  1.1  gdamore #include <sys/systm.h>
     51  1.1  gdamore #include <sys/kernel.h>
     52  1.1  gdamore #include <sys/device.h>
     53  1.1  gdamore #include <sys/errno.h>
     54  1.1  gdamore #include <sys/proc.h>
     55  1.1  gdamore 
     56  1.1  gdamore #include <machine/bus.h>
     57  1.1  gdamore #include <machine/cpu.h>
     58  1.1  gdamore 
     59  1.1  gdamore #include <mips/alchemy/include/aubusvar.h>
     60  1.1  gdamore #include <mips/alchemy/include/auvar.h>
     61  1.1  gdamore 
     62  1.1  gdamore #include <mips/alchemy/dev/aupscreg.h>
     63  1.1  gdamore #include <mips/alchemy/dev/aupscvar.h>
     64  1.1  gdamore #include <mips/alchemy/dev/auspireg.h>
     65  1.1  gdamore #include <mips/alchemy/dev/auspivar.h>
     66  1.1  gdamore 
     67  1.1  gdamore #include <dev/spi/spivar.h>
     68  1.1  gdamore 
     69  1.1  gdamore struct auspi_softc {
     70  1.1  gdamore 	struct device		sc_dev;
     71  1.1  gdamore 	struct aupsc_controller	sc_psc;		/* parent controller ops */
     72  1.1  gdamore 	struct spi_controller	sc_spi;		/* SPI implementation ops */
     73  1.1  gdamore 	struct auspi_machdep	sc_md;		/* board-specific support */
     74  1.1  gdamore 	struct auspi_job	*sc_job;	/* current job */
     75  1.1  gdamore 	struct spi_chunk	*sc_wchunk;
     76  1.1  gdamore 	struct spi_chunk	*sc_rchunk;
     77  1.1  gdamore 	void			*sc_ih;		/* interrupt handler */
     78  1.1  gdamore 
     79  1.1  gdamore 	struct spi_transfer	*sc_transfer;
     80  1.2  thorpej 	bool			sc_running;	/* is it processing stuff? */
     81  1.1  gdamore 
     82  1.1  gdamore 	SIMPLEQ_HEAD(,spi_transfer)	sc_q;
     83  1.1  gdamore };
     84  1.1  gdamore 
     85  1.1  gdamore #define	auspi_select(sc, slave)	\
     86  1.1  gdamore 	(sc)->sc_md.am_select((sc)->sc_md.am_cookie, (slave))
     87  1.1  gdamore 
     88  1.1  gdamore #define	STATIC
     89  1.1  gdamore 
     90  1.1  gdamore STATIC int auspi_match(struct device *, struct cfdata *, void *);
     91  1.1  gdamore STATIC void auspi_attach(struct device *, struct device *, void *);
     92  1.1  gdamore STATIC int auspi_intr(void *);
     93  1.1  gdamore 
     94  1.1  gdamore CFATTACH_DECL(auspi, sizeof(struct auspi_softc),
     95  1.1  gdamore     auspi_match, auspi_attach, NULL, NULL);
     96  1.1  gdamore 
     97  1.1  gdamore /* SPI service routines */
     98  1.1  gdamore STATIC int auspi_configure(void *, int, int, int);
     99  1.1  gdamore STATIC int auspi_transfer(void *, struct spi_transfer *);
    100  1.1  gdamore 
    101  1.1  gdamore /* internal stuff */
    102  1.1  gdamore STATIC void auspi_done(struct auspi_softc *, int);
    103  1.1  gdamore STATIC void auspi_send(struct auspi_softc *);
    104  1.1  gdamore STATIC void auspi_recv(struct auspi_softc *);
    105  1.1  gdamore STATIC void auspi_sched(struct auspi_softc *);
    106  1.1  gdamore 
    107  1.1  gdamore #define	GETREG(sc, x)	\
    108  1.1  gdamore 	bus_space_read_4(sc->sc_psc.psc_bust, sc->sc_psc.psc_bush, x)
    109  1.1  gdamore #define	PUTREG(sc, x, v)	\
    110  1.1  gdamore 	bus_space_write_4(sc->sc_psc.psc_bust, sc->sc_psc.psc_bush, x, v)
    111  1.1  gdamore 
    112  1.1  gdamore int
    113  1.1  gdamore auspi_match(struct device *parent, struct cfdata *cf, void *aux)
    114  1.1  gdamore {
    115  1.1  gdamore 	struct aupsc_attach_args *aa = aux;
    116  1.1  gdamore 
    117  1.1  gdamore 	if (strcmp(aa->aupsc_name, cf->cf_name) != 0)
    118  1.1  gdamore 		return 0;
    119  1.1  gdamore 
    120  1.1  gdamore 	return 1;
    121  1.1  gdamore }
    122  1.1  gdamore 
    123  1.1  gdamore void
    124  1.1  gdamore auspi_attach(struct device *parent, struct device *self, void *aux)
    125  1.1  gdamore {
    126  1.1  gdamore 	struct auspi_softc *sc = device_private(self);
    127  1.1  gdamore 	struct aupsc_attach_args *aa = aux;
    128  1.1  gdamore 	struct spibus_attach_args sba;
    129  1.1  gdamore 	const struct auspi_machdep *md;
    130  1.1  gdamore 
    131  1.1  gdamore 	if ((md = auspi_machdep(aa->aupsc_addr)) != NULL) {
    132  1.1  gdamore 		sc->sc_md = *md;
    133  1.1  gdamore 	}
    134  1.1  gdamore 
    135  1.1  gdamore 	aprint_normal(": Alchemy PSC SPI protocol\n");
    136  1.1  gdamore 
    137  1.1  gdamore 	sc->sc_psc = aa->aupsc_ctrl;
    138  1.1  gdamore 
    139  1.1  gdamore 	/*
    140  1.1  gdamore 	 * Initialize SPI controller
    141  1.1  gdamore 	 */
    142  1.1  gdamore 	sc->sc_spi.sct_cookie = sc;
    143  1.1  gdamore 	sc->sc_spi.sct_configure = auspi_configure;
    144  1.1  gdamore 	sc->sc_spi.sct_transfer = auspi_transfer;
    145  1.1  gdamore 
    146  1.1  gdamore 	/* fix this! */
    147  1.1  gdamore 	sc->sc_spi.sct_nslaves = sc->sc_md.am_nslaves;
    148  1.1  gdamore 
    149  1.1  gdamore 	sba.sba_controller = &sc->sc_spi;
    150  1.1  gdamore 
    151  1.1  gdamore 	/* enable SPI mode */
    152  1.1  gdamore 	sc->sc_psc.psc_enable(sc, AUPSC_SEL_SPI);
    153  1.1  gdamore 
    154  1.1  gdamore 	/* initialize the queue */
    155  1.1  gdamore 	SIMPLEQ_INIT(&sc->sc_q);
    156  1.1  gdamore 
    157  1.1  gdamore 	/* make sure interrupts disabled at the SPI */
    158  1.1  gdamore 	PUTREG(sc, AUPSC_SPIMSK, SPIMSK_ALL);
    159  1.1  gdamore 
    160  1.1  gdamore 	/* enable device interrupts */
    161  1.1  gdamore 	sc->sc_ih = au_intr_establish(aa->aupsc_irq, 0, IPL_SERIAL, IST_LEVEL,
    162  1.1  gdamore 	    auspi_intr, sc);
    163  1.1  gdamore 
    164  1.1  gdamore 	(void) config_found_ia(&sc->sc_dev, "spibus", &sba, spibus_print);
    165  1.1  gdamore }
    166  1.1  gdamore 
    167  1.1  gdamore int
    168  1.1  gdamore auspi_configure(void *arg, int slave, int mode, int speed)
    169  1.1  gdamore {
    170  1.1  gdamore 	struct auspi_softc *sc = arg;
    171  1.1  gdamore 	int		brg, i;
    172  1.1  gdamore 	uint32_t	reg;
    173  1.1  gdamore 
    174  1.1  gdamore 	/* setup interrupt registers */
    175  1.1  gdamore 	PUTREG(sc, AUPSC_SPIMSK, SPIMSK_NORM);
    176  1.1  gdamore 
    177  1.1  gdamore 	reg = GETREG(sc, AUPSC_SPICFG);
    178  1.1  gdamore 
    179  1.1  gdamore 	reg &= ~(SPICFG_BRG_MASK);	/* clear BRG */
    180  1.1  gdamore 	reg &= ~(SPICFG_DIV_MASK);	/* use pscn_mainclock/2 */
    181  1.1  gdamore 	reg &= ~(SPICFG_PSE);		/* disable port swap */
    182  1.1  gdamore 	reg &= ~(SPICFG_BI);		/* clear bit clock invert */
    183  1.1  gdamore 	reg &= ~(SPICFG_CDE);		/* clear clock phase delay */
    184  1.1  gdamore 	reg &= ~(SPICFG_CGE);		/* clear clock gate enable */
    185  1.1  gdamore 	//reg |= SPICFG_MO;		/* master-only mode */
    186  1.1  gdamore 	reg |= SPICFG_DE;		/* device enable */
    187  1.1  gdamore 	reg |= SPICFG_DD;		/* disable DMA */
    188  1.1  gdamore 	reg |= SPICFG_RT_1;		/* 1 byte rx fifo threshold */
    189  1.1  gdamore 	reg |= SPICFG_TT_1;		/* 1 byte tx fifo threshold */
    190  1.1  gdamore 	reg |= ((8-1) << SPICFG_LEN_SHIFT);/* always work in 8-bit chunks */
    191  1.1  gdamore 
    192  1.1  gdamore 	/*
    193  1.1  gdamore 	 * We assume a base clock of 48MHz has been established by the
    194  1.1  gdamore 	 * platform code.  The clock divider reduces this to 24MHz.
    195  1.1  gdamore 	 * Next we have to figure out the BRG
    196  1.1  gdamore 	 */
    197  1.1  gdamore #define	BASECLK	24000000
    198  1.1  gdamore 	for (brg = 0; brg < 64; brg++) {
    199  1.1  gdamore 		if (speed >= (BASECLK / ((brg + 1) * 2))) {
    200  1.1  gdamore 			break;
    201  1.1  gdamore 		}
    202  1.1  gdamore 	}
    203  1.1  gdamore 
    204  1.1  gdamore 	/*
    205  1.1  gdamore 	 * Does the device want to go even slower?  Our minimum speed without
    206  1.1  gdamore 	 * changing other assumptions, and complicating the code even further,
    207  1.1  gdamore 	 * is 24MHz/128, or 187.5kHz.  That should be slow enough for any
    208  1.1  gdamore 	 * device we're likely to encounter.
    209  1.1  gdamore 	 */
    210  1.1  gdamore 	if (speed < (BASECLK / ((brg + 1) * 2))) {
    211  1.1  gdamore 		return EINVAL;
    212  1.1  gdamore 	}
    213  1.1  gdamore 	reg &= ~SPICFG_BRG_MASK;
    214  1.1  gdamore 	reg |= (brg << SPICFG_BRG_SHIFT);
    215  1.1  gdamore 
    216  1.1  gdamore 	/*
    217  1.1  gdamore 	 * I'm not entirely confident that these values are correct.
    218  1.1  gdamore 	 * But at least mode 0 appears to work properly with the
    219  1.1  gdamore 	 * devices I have tested.  The documentation seems to suggest
    220  1.1  gdamore 	 * that I have the meaning of the clock delay bit inverted.
    221  1.1  gdamore 	 */
    222  1.1  gdamore 	switch (mode) {
    223  1.1  gdamore 	case SPI_MODE_0:
    224  1.1  gdamore 		reg |= 0;			/* CPHA = 0, CPOL = 0 */
    225  1.1  gdamore 		break;
    226  1.1  gdamore 	case SPI_MODE_1:
    227  1.1  gdamore 		reg |= SPICFG_CDE;		/* CPHA = 1, CPOL = 0 */
    228  1.1  gdamore 		break;
    229  1.1  gdamore 	case SPI_MODE_2:
    230  1.1  gdamore 		reg |= SPICFG_BI;		/* CPHA = 0, CPOL = 1 */
    231  1.1  gdamore 		break;
    232  1.1  gdamore 	case SPI_MODE_3:
    233  1.1  gdamore 		reg |= SPICFG_CDE | SPICFG_BI;	/* CPHA = 1, CPOL = 1 */
    234  1.1  gdamore 		break;
    235  1.1  gdamore 	default:
    236  1.1  gdamore 		return EINVAL;
    237  1.1  gdamore 	}
    238  1.1  gdamore 
    239  1.1  gdamore 	PUTREG(sc, AUPSC_SPICFG, reg);
    240  1.1  gdamore 
    241  1.1  gdamore 	for (i = 1000000; i; i -= 10) {
    242  1.1  gdamore 		if (GETREG(sc, AUPSC_SPISTAT) & SPISTAT_DR) {
    243  1.1  gdamore 			return 0;
    244  1.1  gdamore 		}
    245  1.1  gdamore 	}
    246  1.1  gdamore 
    247  1.1  gdamore 	return ETIMEDOUT;
    248  1.1  gdamore }
    249  1.1  gdamore 
    250  1.1  gdamore void
    251  1.1  gdamore auspi_send(struct auspi_softc *sc)
    252  1.1  gdamore {
    253  1.1  gdamore 	uint32_t		data;
    254  1.1  gdamore 	struct spi_chunk	*chunk;
    255  1.1  gdamore 
    256  1.1  gdamore 	/* fill the fifo */
    257  1.1  gdamore 	while ((chunk = sc->sc_wchunk) != NULL) {
    258  1.1  gdamore 
    259  1.1  gdamore 		while (chunk->chunk_wresid) {
    260  1.1  gdamore 
    261  1.1  gdamore 			/* transmit fifo full? */
    262  1.1  gdamore 			if (GETREG(sc, AUPSC_SPISTAT) & SPISTAT_TF) {
    263  1.1  gdamore 				return;
    264  1.1  gdamore 			}
    265  1.1  gdamore 
    266  1.1  gdamore 			if (chunk->chunk_wptr) {
    267  1.1  gdamore 				data = *chunk->chunk_wptr++;
    268  1.1  gdamore 			} else {
    269  1.1  gdamore 				data = 0;
    270  1.1  gdamore 			}
    271  1.1  gdamore 			chunk->chunk_wresid--;
    272  1.1  gdamore 
    273  1.1  gdamore 			/* if the last outbound character, mark it */
    274  1.1  gdamore 			if ((chunk->chunk_wresid == 0) &&
    275  1.1  gdamore 			    (chunk->chunk_next == NULL)) {
    276  1.1  gdamore 				data |=  SPITXRX_LC;
    277  1.1  gdamore 			}
    278  1.1  gdamore 			PUTREG(sc, AUPSC_SPITXRX, data);
    279  1.1  gdamore 		}
    280  1.1  gdamore 
    281  1.1  gdamore 		/* advance to next transfer */
    282  1.1  gdamore 		sc->sc_wchunk = sc->sc_wchunk->chunk_next;
    283  1.1  gdamore 	}
    284  1.1  gdamore }
    285  1.1  gdamore 
    286  1.1  gdamore void
    287  1.1  gdamore auspi_recv(struct auspi_softc *sc)
    288  1.1  gdamore {
    289  1.1  gdamore 	uint32_t		data;
    290  1.1  gdamore 	struct spi_chunk	*chunk;
    291  1.1  gdamore 
    292  1.1  gdamore 	while ((chunk = sc->sc_rchunk) != NULL) {
    293  1.1  gdamore 		while (chunk->chunk_rresid) {
    294  1.1  gdamore 
    295  1.1  gdamore 			/* rx fifo empty? */
    296  1.1  gdamore 			if ((GETREG(sc, AUPSC_SPISTAT) & SPISTAT_RE) != 0) {
    297  1.1  gdamore 				return;
    298  1.1  gdamore 			}
    299  1.1  gdamore 
    300  1.1  gdamore 			/* collect rx data */
    301  1.1  gdamore 			data = GETREG(sc, AUPSC_SPITXRX);
    302  1.1  gdamore 			if (chunk->chunk_rptr) {
    303  1.1  gdamore 				*chunk->chunk_rptr++ = data & 0xff;
    304  1.1  gdamore 			}
    305  1.1  gdamore 
    306  1.1  gdamore 			chunk->chunk_rresid--;
    307  1.1  gdamore 		}
    308  1.1  gdamore 
    309  1.1  gdamore 		/* advance next to next transfer */
    310  1.1  gdamore 		sc->sc_rchunk = sc->sc_rchunk->chunk_next;
    311  1.1  gdamore 	}
    312  1.1  gdamore }
    313  1.1  gdamore 
    314  1.1  gdamore void
    315  1.1  gdamore auspi_sched(struct auspi_softc *sc)
    316  1.1  gdamore {
    317  1.1  gdamore 	struct spi_transfer	*st;
    318  1.1  gdamore 	int			err;
    319  1.1  gdamore 
    320  1.1  gdamore 	while ((st = spi_transq_first(&sc->sc_q)) != NULL) {
    321  1.1  gdamore 
    322  1.1  gdamore 		/* remove the item */
    323  1.1  gdamore 		spi_transq_dequeue(&sc->sc_q);
    324  1.1  gdamore 
    325  1.1  gdamore 		/* note that we are working on it */
    326  1.1  gdamore 		sc->sc_transfer = st;
    327  1.1  gdamore 
    328  1.1  gdamore 		if ((err = auspi_select(sc, st->st_slave)) != 0) {
    329  1.1  gdamore 			spi_done(st, err);
    330  1.1  gdamore 			continue;
    331  1.1  gdamore 		}
    332  1.1  gdamore 
    333  1.1  gdamore 		/* clear the fifos */
    334  1.1  gdamore 		PUTREG(sc, AUPSC_SPIPCR, SPIPCR_RC | SPIPCR_TC);
    335  1.1  gdamore 		/* setup chunks */
    336  1.1  gdamore 		sc->sc_rchunk = sc->sc_wchunk = st->st_chunks;
    337  1.1  gdamore 		auspi_send(sc);
    338  1.1  gdamore 		/* now kick the master start to get the chip running */
    339  1.1  gdamore 		PUTREG(sc, AUPSC_SPIPCR, SPIPCR_MS);
    340  1.1  gdamore 		sc->sc_running = TRUE;
    341  1.1  gdamore 		return;
    342  1.1  gdamore 	}
    343  1.1  gdamore 	auspi_select(sc, -1);
    344  1.1  gdamore 	sc->sc_running = FALSE;
    345  1.1  gdamore }
    346  1.1  gdamore 
    347  1.1  gdamore void
    348  1.1  gdamore auspi_done(struct auspi_softc *sc, int err)
    349  1.1  gdamore {
    350  1.1  gdamore 	struct spi_transfer	*st;
    351  1.1  gdamore 
    352  1.1  gdamore 	/* called from interrupt handler */
    353  1.1  gdamore 	if ((st = sc->sc_transfer) != NULL) {
    354  1.1  gdamore 		sc->sc_transfer = NULL;
    355  1.1  gdamore 		spi_done(st, err);
    356  1.1  gdamore 	}
    357  1.1  gdamore 	/* make sure we clear these bits out */
    358  1.1  gdamore 	sc->sc_wchunk = sc->sc_rchunk = NULL;
    359  1.1  gdamore 	auspi_sched(sc);
    360  1.1  gdamore }
    361  1.1  gdamore 
    362  1.1  gdamore int
    363  1.1  gdamore auspi_intr(void *arg)
    364  1.1  gdamore {
    365  1.1  gdamore 	struct auspi_softc	*sc = arg;
    366  1.1  gdamore 	uint32_t		ev;
    367  1.1  gdamore 	int			err = 0;
    368  1.1  gdamore 
    369  1.1  gdamore 
    370  1.1  gdamore 	if ((GETREG(sc, AUPSC_SPISTAT) & SPISTAT_DI) == 0) {
    371  1.1  gdamore 		return 0;
    372  1.1  gdamore 	}
    373  1.1  gdamore 
    374  1.1  gdamore 	ev = GETREG(sc, AUPSC_SPIEVNT);
    375  1.1  gdamore 
    376  1.1  gdamore 	if (ev & SPIMSK_MM) {
    377  1.1  gdamore 		printf("%s: multiple masters detected!\n",
    378  1.1  gdamore 		    sc->sc_dev.dv_xname);
    379  1.1  gdamore 		err = EIO;
    380  1.1  gdamore 	}
    381  1.1  gdamore 	if (ev & SPIMSK_RO) {
    382  1.1  gdamore 		printf("%s: receive overflow\n", sc->sc_dev.dv_xname);
    383  1.1  gdamore 		err = EIO;
    384  1.1  gdamore 	}
    385  1.1  gdamore 	if (ev & SPIMSK_TU) {
    386  1.1  gdamore 		printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
    387  1.1  gdamore 		err = EIO;
    388  1.1  gdamore 	}
    389  1.1  gdamore 	if (err) {
    390  1.1  gdamore 		/* clear errors */
    391  1.1  gdamore 		PUTREG(sc, AUPSC_SPIEVNT,
    392  1.1  gdamore 		    ev & (SPIMSK_MM | SPIMSK_RO | SPIMSK_TU));
    393  1.1  gdamore 		/* clear the fifos */
    394  1.1  gdamore 		PUTREG(sc, AUPSC_SPIPCR, SPIPCR_RC | SPIPCR_TC);
    395  1.1  gdamore 		auspi_done(sc, err);
    396  1.1  gdamore 
    397  1.1  gdamore 	} else {
    398  1.1  gdamore 
    399  1.1  gdamore 		/* do all data exchanges */
    400  1.1  gdamore 		auspi_send(sc);
    401  1.1  gdamore 		auspi_recv(sc);
    402  1.1  gdamore 
    403  1.1  gdamore 		/*
    404  1.1  gdamore 		 * if the master done bit is set, make sure we do the
    405  1.1  gdamore 		 * right processing.
    406  1.1  gdamore 		 */
    407  1.1  gdamore 		if (ev & SPIMSK_MD) {
    408  1.1  gdamore 			if ((sc->sc_wchunk != NULL) ||
    409  1.1  gdamore 			    (sc->sc_rchunk != NULL)) {
    410  1.1  gdamore 				printf("%s: partial transfer?\n",
    411  1.1  gdamore 				    sc->sc_dev.dv_xname);
    412  1.1  gdamore 				err = EIO;
    413  1.1  gdamore 			}
    414  1.1  gdamore 			auspi_done(sc, err);
    415  1.1  gdamore 		}
    416  1.1  gdamore 		/* clear interrupts */
    417  1.1  gdamore 		PUTREG(sc, AUPSC_SPIEVNT,
    418  1.1  gdamore 		    ev & (SPIMSK_TR | SPIMSK_RR | SPIMSK_MD));
    419  1.1  gdamore 	}
    420  1.1  gdamore 
    421  1.1  gdamore 	return 1;
    422  1.1  gdamore }
    423  1.1  gdamore 
    424  1.1  gdamore int
    425  1.1  gdamore auspi_transfer(void *arg, struct spi_transfer *st)
    426  1.1  gdamore {
    427  1.1  gdamore 	struct auspi_softc	*sc = arg;
    428  1.1  gdamore 	int			s;
    429  1.1  gdamore 
    430  1.1  gdamore 	/* make sure we select the right chip */
    431  1.1  gdamore 	s = splserial();
    432  1.1  gdamore 	spi_transq_enqueue(&sc->sc_q, st);
    433  1.1  gdamore 	if (sc->sc_running == 0) {
    434  1.1  gdamore 		auspi_sched(sc);
    435  1.1  gdamore 	}
    436  1.1  gdamore 	splx(s);
    437  1.1  gdamore 	return 0;
    438  1.1  gdamore }
    439  1.1  gdamore 
    440