Home | History | Annotate | Line # | Download | only in dev
if_aumac.c revision 1.27
      1  1.27    martin /* $NetBSD: if_aumac.c,v 1.27 2010/01/22 08:56:05 martin Exp $ */
      2   1.1    simonb 
      3   1.1    simonb /*
      4   1.1    simonb  * Copyright (c) 2001 Wasabi Systems, Inc.
      5   1.1    simonb  * All rights reserved.
      6   1.1    simonb  *
      7   1.1    simonb  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8   1.1    simonb  *
      9   1.1    simonb  * Redistribution and use in source and binary forms, with or without
     10   1.1    simonb  * modification, are permitted provided that the following conditions
     11   1.1    simonb  * are met:
     12   1.1    simonb  * 1. Redistributions of source code must retain the above copyright
     13   1.1    simonb  *    notice, this list of conditions and the following disclaimer.
     14   1.1    simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1    simonb  *    notice, this list of conditions and the following disclaimer in the
     16   1.1    simonb  *    documentation and/or other materials provided with the distribution.
     17   1.1    simonb  * 3. All advertising materials mentioning features or use of this software
     18   1.1    simonb  *    must display the following acknowledgement:
     19   1.1    simonb  *	This product includes software developed for the NetBSD Project by
     20   1.1    simonb  *	Wasabi Systems, Inc.
     21   1.1    simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1    simonb  *    or promote products derived from this software without specific prior
     23   1.1    simonb  *    written permission.
     24   1.1    simonb  *
     25   1.1    simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1    simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1    simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1    simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1    simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1    simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1    simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1    simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1    simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1    simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1    simonb  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1    simonb  */
     37   1.1    simonb 
     38   1.1    simonb /*
     39   1.1    simonb  * Device driver for Alchemy Semiconductor Au1x00 Ethernet Media
     40   1.1    simonb  * Access Controller.
     41   1.1    simonb  *
     42   1.1    simonb  * TODO:
     43   1.1    simonb  *
     44   1.1    simonb  *	Better Rx buffer management; we want to get new Rx buffers
     45   1.1    simonb  *	to the chip more quickly than we currently do.
     46   1.1    simonb  */
     47   1.1    simonb 
     48   1.1    simonb #include <sys/cdefs.h>
     49  1.27    martin __KERNEL_RCSID(0, "$NetBSD: if_aumac.c,v 1.27 2010/01/22 08:56:05 martin Exp $");
     50   1.1    simonb 
     51  1.15    simonb #include "rnd.h"
     52   1.1    simonb 
     53   1.1    simonb #include <sys/param.h>
     54   1.1    simonb #include <sys/systm.h>
     55   1.1    simonb #include <sys/callout.h>
     56   1.1    simonb #include <sys/mbuf.h>
     57   1.1    simonb #include <sys/malloc.h>
     58   1.1    simonb #include <sys/kernel.h>
     59   1.1    simonb #include <sys/socket.h>
     60   1.1    simonb #include <sys/ioctl.h>
     61   1.1    simonb #include <sys/errno.h>
     62   1.1    simonb #include <sys/device.h>
     63   1.1    simonb #include <sys/queue.h>
     64   1.1    simonb 
     65   1.1    simonb #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
     66   1.1    simonb 
     67   1.1    simonb #include <net/if.h>
     68   1.1    simonb #include <net/if_dl.h>
     69   1.1    simonb #include <net/if_media.h>
     70   1.1    simonb #include <net/if_ether.h>
     71   1.1    simonb 
     72   1.1    simonb #include <net/bpf.h>
     73  1.15    simonb #if NRND > 0
     74  1.15    simonb #include <sys/rnd.h>
     75  1.15    simonb #endif
     76   1.1    simonb 
     77   1.1    simonb #include <machine/bus.h>
     78   1.1    simonb #include <machine/intr.h>
     79   1.1    simonb #include <machine/endian.h>
     80   1.1    simonb 
     81   1.1    simonb #include <dev/mii/mii.h>
     82   1.1    simonb #include <dev/mii/miivar.h>
     83   1.1    simonb 
     84   1.1    simonb #include <mips/alchemy/include/aureg.h>
     85   1.1    simonb #include <mips/alchemy/include/auvar.h>
     86   1.1    simonb #include <mips/alchemy/include/aubusvar.h>
     87   1.1    simonb #include <mips/alchemy/dev/if_aumacreg.h>
     88   1.1    simonb 
     89   1.1    simonb /*
     90   1.1    simonb  * The Au1X00 MAC has 4 transmit and receive descriptors.  Each buffer
     91   1.1    simonb  * must consist of a single DMA segment, and must be aligned to a 2K
     92   1.1    simonb  * boundary.  Therefore, this driver does not perform DMA directly
     93   1.1    simonb  * to/from mbufs.  Instead, we copy the data to/from buffers allocated
     94   1.1    simonb  * at device attach time.
     95   1.1    simonb  *
     96   1.1    simonb  * We also skip the bus_dma dance.  The MAC is built in to the CPU, so
     97   1.1    simonb  * there's little point in not making assumptions based on the CPU type.
     98   1.1    simonb  * We also program the Au1X00 cache to be DMA coherent, so the buffers
     99   1.1    simonb  * are accessed via KSEG0 addresses.
    100   1.1    simonb  */
    101   1.1    simonb #define	AUMAC_NTXDESC		4
    102   1.1    simonb #define	AUMAC_NTXDESC_MASK	(AUMAC_NTXDESC - 1)
    103   1.1    simonb 
    104   1.1    simonb #define	AUMAC_NRXDESC		4
    105   1.1    simonb #define	AUMAC_NRXDESC_MASK	(AUMAC_NRXDESC - 1)
    106   1.1    simonb 
    107   1.1    simonb #define	AUMAC_NEXTTX(x)		(((x) + 1) & AUMAC_NTXDESC_MASK)
    108   1.1    simonb #define	AUMAC_NEXTRX(x)		(((x) + 1) & AUMAC_NRXDESC_MASK)
    109   1.1    simonb 
    110   1.1    simonb #define	AUMAC_TXBUF_OFFSET	0
    111   1.1    simonb #define	AUMAC_RXBUF_OFFSET	(MAC_BUFLEN * AUMAC_NTXDESC)
    112   1.1    simonb #define	AUMAC_BUFSIZE		(MAC_BUFLEN * (AUMAC_NTXDESC + AUMAC_NRXDESC))
    113   1.1    simonb 
    114   1.1    simonb struct aumac_buf {
    115  1.20    simonb 	vaddr_t buf_vaddr;		/* virtual address of buffer */
    116   1.1    simonb 	bus_addr_t buf_paddr;		/* DMA address of buffer */
    117   1.1    simonb };
    118   1.1    simonb 
    119   1.1    simonb /*
    120   1.1    simonb  * Software state per device.
    121   1.1    simonb  */
    122   1.1    simonb struct aumac_softc {
    123   1.1    simonb 	struct device sc_dev;		/* generic device information */
    124   1.1    simonb 	bus_space_tag_t sc_st;		/* bus space tag */
    125   1.1    simonb 	bus_space_handle_t sc_mac_sh;	/* MAC space handle */
    126   1.1    simonb 	bus_space_handle_t sc_macen_sh;	/* MAC enable space handle */
    127   1.1    simonb 	bus_space_handle_t sc_dma_sh;	/* DMA space handle */
    128   1.1    simonb 	struct ethercom sc_ethercom;	/* Ethernet common data */
    129   1.1    simonb 	void *sc_sdhook;		/* shutdown hook */
    130   1.1    simonb 
    131   1.1    simonb 	void *sc_ih;			/* interrupt cookie */
    132   1.1    simonb 
    133   1.1    simonb 	struct mii_data sc_mii;		/* MII/media information */
    134   1.1    simonb 
    135   1.1    simonb 	struct callout sc_tick_ch;	/* tick callout */
    136   1.1    simonb 
    137   1.1    simonb 	/* Transmit and receive buffers */
    138   1.1    simonb 	struct aumac_buf sc_txbufs[AUMAC_NTXDESC];
    139   1.1    simonb 	struct aumac_buf sc_rxbufs[AUMAC_NRXDESC];
    140  1.19  christos 	void *sc_bufaddr;
    141   1.1    simonb 
    142   1.1    simonb 	int sc_txfree;			/* number of free Tx descriptors */
    143   1.1    simonb 	int sc_txnext;			/* next Tx descriptor to use */
    144   1.1    simonb 	int sc_txdirty;			/* first dirty Tx descriptor */
    145   1.1    simonb 
    146   1.1    simonb 	int sc_rxptr;			/* next ready Rx descriptor */
    147   1.1    simonb 
    148  1.15    simonb #if NRND > 0
    149  1.15    simonb 	rndsource_element_t rnd_source;
    150  1.15    simonb #endif
    151  1.15    simonb 
    152   1.1    simonb #ifdef AUMAC_EVENT_COUNTERS
    153   1.1    simonb 	struct evcnt sc_ev_txstall;	/* Tx stalled */
    154   1.1    simonb 	struct evcnt sc_ev_rxstall;	/* Rx stalled */
    155   1.1    simonb 	struct evcnt sc_ev_txintr;	/* Tx interrupts */
    156   1.1    simonb 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    157   1.1    simonb #endif
    158   1.1    simonb 
    159   1.1    simonb 	uint32_t sc_control;		/* MAC_CONTROL contents */
    160   1.1    simonb 	uint32_t sc_flowctrl;		/* MAC_FLOWCTRL contents */
    161   1.1    simonb };
    162   1.1    simonb 
    163   1.1    simonb #ifdef AUMAC_EVENT_COUNTERS
    164   1.1    simonb #define	AUMAC_EVCNT_INCR(ev)	(ev)->ev_count++
    165   1.8    simonb #else
    166   1.8    simonb #define	AUMAC_EVCNT_INCR(ev)	/* nothing */
    167   1.1    simonb #endif
    168   1.1    simonb 
    169   1.1    simonb #define	AUMAC_INIT_RXDESC(sc, x)					\
    170   1.1    simonb do {									\
    171   1.1    simonb 	bus_space_write_4((sc)->sc_st, (sc)->sc_dma_sh,			\
    172   1.1    simonb 	    MACDMA_RX_STAT((x)), 0);					\
    173   1.1    simonb 	bus_space_write_4((sc)->sc_st, (sc)->sc_dma_sh,			\
    174   1.1    simonb 	    MACDMA_RX_ADDR((x)),					\
    175   1.1    simonb 	    (sc)->sc_rxbufs[(x)].buf_paddr | RX_ADDR_EN);		\
    176   1.1    simonb } while (/*CONSTCOND*/0)
    177   1.1    simonb 
    178   1.1    simonb static void	aumac_start(struct ifnet *);
    179   1.1    simonb static void	aumac_watchdog(struct ifnet *);
    180  1.19  christos static int	aumac_ioctl(struct ifnet *, u_long, void *);
    181   1.1    simonb static int	aumac_init(struct ifnet *);
    182   1.1    simonb static void	aumac_stop(struct ifnet *, int);
    183   1.1    simonb 
    184   1.1    simonb static void	aumac_shutdown(void *);
    185   1.1    simonb 
    186   1.1    simonb static void	aumac_tick(void *);
    187   1.1    simonb 
    188   1.1    simonb static void	aumac_set_filter(struct aumac_softc *);
    189   1.1    simonb 
    190   1.1    simonb static void	aumac_powerup(struct aumac_softc *);
    191   1.1    simonb static void	aumac_powerdown(struct aumac_softc *);
    192   1.1    simonb 
    193   1.1    simonb static int	aumac_intr(void *);
    194  1.15    simonb static int	aumac_txintr(struct aumac_softc *);
    195  1.15    simonb static int	aumac_rxintr(struct aumac_softc *);
    196   1.1    simonb 
    197   1.1    simonb static int	aumac_mii_readreg(struct device *, int, int);
    198   1.1    simonb static void	aumac_mii_writereg(struct device *, int, int, int);
    199   1.1    simonb static void	aumac_mii_statchg(struct device *);
    200   1.1    simonb static int	aumac_mii_wait(struct aumac_softc *, const char *);
    201   1.1    simonb 
    202   1.1    simonb static int	aumac_match(struct device *, struct cfdata *, void *);
    203   1.1    simonb static void	aumac_attach(struct device *, struct device *, void *);
    204   1.1    simonb 
    205   1.1    simonb int	aumac_copy_small = 0;
    206   1.1    simonb 
    207   1.5   thorpej CFATTACH_DECL(aumac, sizeof(struct aumac_softc),
    208   1.6   thorpej     aumac_match, aumac_attach, NULL, NULL);
    209   1.1    simonb 
    210   1.1    simonb static int
    211   1.1    simonb aumac_match(struct device *parent, struct cfdata *cf, void *aux)
    212   1.1    simonb {
    213   1.1    simonb 	struct aubus_attach_args *aa = aux;
    214   1.1    simonb 
    215   1.3   thorpej 	if (strcmp(aa->aa_name, cf->cf_name) == 0)
    216   1.1    simonb 		return (1);
    217   1.1    simonb 
    218   1.1    simonb 	return (0);
    219   1.1    simonb }
    220   1.1    simonb 
    221   1.1    simonb static void
    222   1.1    simonb aumac_attach(struct device *parent, struct device *self, void *aux)
    223   1.1    simonb {
    224  1.17   thorpej 	const uint8_t *enaddr;
    225  1.17   thorpej 	prop_data_t ea;
    226   1.1    simonb 	struct aumac_softc *sc = (void *) self;
    227   1.1    simonb 	struct aubus_attach_args *aa = aux;
    228   1.1    simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    229   1.1    simonb 	struct pglist pglist;
    230   1.1    simonb 	paddr_t bufaddr;
    231  1.20    simonb 	vaddr_t vbufaddr;
    232   1.1    simonb 	int i;
    233   1.1    simonb 
    234  1.21        ad 	callout_init(&sc->sc_tick_ch, 0);
    235   1.1    simonb 
    236   1.1    simonb 	printf(": Au1X00 10/100 Ethernet\n");
    237   1.1    simonb 
    238   1.1    simonb 	sc->sc_st = aa->aa_st;
    239   1.1    simonb 
    240   1.1    simonb 	/* Get the MAC address. */
    241  1.27    martin 	ea = prop_dictionary_get(device_properties(&sc->sc_dev), "mac-address");
    242  1.17   thorpej 	if (ea == NULL) {
    243  1.11   thorpej 		printf("%s: unable to get mac-addr property\n",
    244   1.1    simonb 		    sc->sc_dev.dv_xname);
    245   1.1    simonb 		return;
    246   1.1    simonb 	}
    247  1.17   thorpej 	KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    248  1.17   thorpej 	KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    249  1.17   thorpej 	enaddr = prop_data_data_nocopy(ea);
    250   1.1    simonb 
    251   1.1    simonb 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    252   1.1    simonb 	    ether_sprintf(enaddr));
    253   1.1    simonb 
    254   1.1    simonb 	/* Map the device. */
    255   1.1    simonb 	if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_BASE],
    256   1.1    simonb 	    MACx_SIZE, 0, &sc->sc_mac_sh) != 0) {
    257   1.1    simonb 		printf("%s: unable to map MAC registers\n",
    258   1.1    simonb 		    sc->sc_dev.dv_xname);
    259   1.1    simonb 		return;
    260   1.1    simonb 	}
    261   1.1    simonb 	if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_ENABLE],
    262   1.1    simonb 	    MACENx_SIZE, 0, &sc->sc_macen_sh) != 0) {
    263   1.1    simonb 		printf("%s: unable to map MACEN registers\n",
    264   1.1    simonb 		    sc->sc_dev.dv_xname);
    265   1.1    simonb 		return;
    266   1.1    simonb 	}
    267   1.1    simonb 	if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_DMA_BASE],
    268   1.1    simonb 	    MACx_DMA_SIZE, 0, &sc->sc_dma_sh) != 0) {
    269   1.1    simonb 		printf("%s: unable to map MACDMA registers\n",
    270   1.1    simonb 		    sc->sc_dev.dv_xname);
    271   1.1    simonb 		return;
    272   1.1    simonb 	}
    273   1.1    simonb 
    274   1.1    simonb 	/* Make sure the MAC is powered off. */
    275   1.1    simonb 	aumac_powerdown(sc);
    276   1.1    simonb 
    277   1.1    simonb 	/* Hook up the interrupt handler. */
    278   1.2    simonb 	sc->sc_ih = au_intr_establish(aa->aa_irq[0], 1, IPL_NET, IST_LEVEL,
    279   1.1    simonb 	    aumac_intr, sc);
    280   1.1    simonb 	if (sc->sc_ih == NULL) {
    281   1.1    simonb 		printf("%s: unable to register interrupt handler\n",
    282   1.1    simonb 		    sc->sc_dev.dv_xname);
    283   1.1    simonb 		return;
    284   1.1    simonb 	}
    285   1.1    simonb 
    286   1.1    simonb 	/*
    287   1.1    simonb 	 * Allocate space for the transmit and receive buffers.
    288   1.1    simonb 	 */
    289   1.1    simonb 	if (uvm_pglistalloc(AUMAC_BUFSIZE, 0, ctob(physmem), PAGE_SIZE, 0,
    290   1.1    simonb 	    &pglist, 1, 0))
    291   1.1    simonb 		return;
    292   1.1    simonb 
    293  1.13      yamt 	bufaddr = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
    294  1.20    simonb 	vbufaddr = MIPS_PHYS_TO_KSEG0(bufaddr);
    295   1.1    simonb 
    296   1.1    simonb 	for (i = 0; i < AUMAC_NTXDESC; i++) {
    297   1.1    simonb 		int offset = AUMAC_TXBUF_OFFSET + (i * MAC_BUFLEN);
    298   1.1    simonb 
    299   1.1    simonb 		sc->sc_txbufs[i].buf_vaddr = vbufaddr + offset;
    300   1.1    simonb 		sc->sc_txbufs[i].buf_paddr = bufaddr + offset;
    301   1.1    simonb 	}
    302   1.1    simonb 
    303   1.1    simonb 	for (i = 0; i < AUMAC_NRXDESC; i++) {
    304   1.1    simonb 		int offset = AUMAC_RXBUF_OFFSET + (i * MAC_BUFLEN);
    305   1.1    simonb 
    306   1.1    simonb 		sc->sc_rxbufs[i].buf_vaddr = vbufaddr + offset;
    307   1.1    simonb 		sc->sc_rxbufs[i].buf_paddr = bufaddr + offset;
    308   1.1    simonb 	}
    309   1.1    simonb 
    310   1.1    simonb 	/*
    311   1.1    simonb 	 * Power up the MAC before accessing any MAC registers (including
    312   1.1    simonb 	 * MII configuration.
    313   1.1    simonb 	 */
    314   1.1    simonb 	aumac_powerup(sc);
    315   1.1    simonb 
    316   1.1    simonb 	/*
    317   1.1    simonb 	 * Initialize the media structures and probe the MII.
    318   1.1    simonb 	 */
    319   1.1    simonb 	sc->sc_mii.mii_ifp = ifp;
    320   1.1    simonb 	sc->sc_mii.mii_readreg = aumac_mii_readreg;
    321   1.1    simonb 	sc->sc_mii.mii_writereg = aumac_mii_writereg;
    322   1.1    simonb 	sc->sc_mii.mii_statchg = aumac_mii_statchg;
    323  1.24    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
    324  1.24    dyoung 	ifmedia_init(&sc->sc_mii.mii_media, 0, ether_mediachange,
    325  1.24    dyoung 	    ether_mediastatus);
    326   1.1    simonb 
    327   1.1    simonb 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    328   1.1    simonb 	    MII_OFFSET_ANY, 0);
    329   1.1    simonb 
    330   1.1    simonb 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    331   1.1    simonb 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    332   1.1    simonb 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    333   1.1    simonb 	} else
    334   1.1    simonb 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    335   1.1    simonb 
    336   1.1    simonb 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    337   1.1    simonb 	ifp->if_softc = sc;
    338   1.1    simonb 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    339   1.1    simonb 	ifp->if_ioctl = aumac_ioctl;
    340   1.1    simonb 	ifp->if_start = aumac_start;
    341   1.1    simonb 	ifp->if_watchdog = aumac_watchdog;
    342   1.1    simonb 	ifp->if_init = aumac_init;
    343   1.1    simonb 	ifp->if_stop = aumac_stop;
    344   1.1    simonb 	IFQ_SET_READY(&ifp->if_snd);
    345   1.1    simonb 
    346   1.1    simonb 	/* Attach the interface. */
    347   1.1    simonb 	if_attach(ifp);
    348   1.1    simonb 	ether_ifattach(ifp, enaddr);
    349   1.1    simonb 
    350  1.16    simonb #if NRND > 0
    351  1.16    simonb 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    352  1.16    simonb 	    RND_TYPE_NET, 0);
    353  1.16    simonb #endif
    354  1.16    simonb 
    355   1.1    simonb #ifdef AUMAC_EVENT_COUNTERS
    356   1.1    simonb 	evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
    357   1.1    simonb 	    NULL, sc->sc_dev.dv_xname, "txstall");
    358   1.1    simonb 	evcnt_attach_dynamic(&sc->sc_ev_rxstall, EVCNT_TYPE_MISC,
    359   1.1    simonb 	    NULL, sc->sc_dev.dv_xname, "rxstall");
    360   1.1    simonb 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_MISC,
    361   1.1    simonb 	    NULL, sc->sc_dev.dv_xname, "txintr");
    362   1.1    simonb 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_MISC,
    363  1.10    simonb 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    364   1.1    simonb #endif
    365   1.1    simonb 
    366   1.1    simonb 	/* Make sure the interface is shutdown during reboot. */
    367   1.1    simonb 	sc->sc_sdhook = shutdownhook_establish(aumac_shutdown, sc);
    368   1.1    simonb 	if (sc->sc_sdhook == NULL)
    369   1.1    simonb 		printf("%s: WARNING: unable to establish shutdown hook\n",
    370   1.1    simonb 		    sc->sc_dev.dv_xname);
    371   1.1    simonb 	return;
    372   1.1    simonb }
    373   1.1    simonb 
    374   1.1    simonb /*
    375   1.1    simonb  * aumac_shutdown:
    376   1.1    simonb  *
    377   1.1    simonb  *	Make sure the interface is stopped at reboot time.
    378   1.1    simonb  */
    379   1.1    simonb static void
    380   1.1    simonb aumac_shutdown(void *arg)
    381   1.1    simonb {
    382   1.1    simonb 	struct aumac_softc *sc = arg;
    383   1.1    simonb 
    384   1.1    simonb 	aumac_stop(&sc->sc_ethercom.ec_if, 1);
    385   1.1    simonb 
    386   1.1    simonb 	/*
    387   1.1    simonb 	 * XXX aumac_stop leaves device powered up at the moment
    388   1.1    simonb 	 * XXX but this still isn't enough to keep yamon happy... :-(
    389   1.1    simonb 	 */
    390   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, 0);
    391   1.1    simonb }
    392   1.1    simonb 
    393   1.1    simonb /*
    394   1.1    simonb  * aumac_start:		[ifnet interface function]
    395   1.1    simonb  *
    396   1.1    simonb  *	Start packet transmission on the interface.
    397   1.1    simonb  */
    398   1.1    simonb static void
    399   1.1    simonb aumac_start(struct ifnet *ifp)
    400   1.1    simonb {
    401   1.1    simonb 	struct aumac_softc *sc = ifp->if_softc;
    402   1.1    simonb 	struct mbuf *m;
    403   1.1    simonb 	int nexttx;
    404   1.1    simonb 
    405   1.1    simonb 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    406   1.1    simonb 		return;
    407   1.1    simonb 
    408   1.1    simonb 	/*
    409   1.1    simonb 	 * Loop through the send queue, setting up transmit descriptors
    410   1.1    simonb 	 * unitl we drain the queue, or use up all available transmit
    411   1.1    simonb 	 * descriptors.
    412   1.1    simonb 	 */
    413   1.1    simonb 	for (;;) {
    414   1.1    simonb 		/* Grab a packet off the queue. */
    415   1.1    simonb 		IFQ_POLL(&ifp->if_snd, m);
    416   1.1    simonb 		if (m == NULL)
    417   1.1    simonb 			return;
    418   1.1    simonb 
    419   1.1    simonb 		/* Get a spare descriptor. */
    420   1.1    simonb 		if (sc->sc_txfree == 0) {
    421   1.1    simonb 			/* No more slots left; notify upper layer. */
    422   1.1    simonb 			ifp->if_flags |= IFF_OACTIVE;
    423   1.1    simonb 			AUMAC_EVCNT_INCR(&sc->sc_ev_txstall);
    424   1.1    simonb 			return;
    425   1.1    simonb 		}
    426   1.1    simonb 		nexttx = sc->sc_txnext;
    427   1.1    simonb 
    428   1.1    simonb 		IFQ_DEQUEUE(&ifp->if_snd, m);
    429   1.1    simonb 
    430   1.1    simonb 		/*
    431   1.1    simonb 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    432   1.1    simonb 		 */
    433   1.1    simonb 
    434   1.1    simonb 		m_copydata(m, 0, m->m_pkthdr.len,
    435  1.20    simonb 		    (void *)sc->sc_txbufs[nexttx].buf_vaddr);
    436   1.9    simonb 
    437   1.9    simonb 		/* Zero out the remainder of any short packets. */
    438   1.9    simonb 		if (m->m_pkthdr.len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
    439  1.20    simonb 			memset((char *)sc->sc_txbufs[nexttx].buf_vaddr +
    440   1.9    simonb 			    m->m_pkthdr.len, 0,
    441   1.9    simonb 			    ETHER_MIN_LEN - ETHER_CRC_LEN - m->m_pkthdr.len);
    442   1.1    simonb 
    443   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    444   1.1    simonb 		    MACDMA_TX_STAT(nexttx), 0);
    445   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    446   1.1    simonb 		    MACDMA_TX_LEN(nexttx),
    447   1.1    simonb 		    m->m_pkthdr.len < (ETHER_MIN_LEN - ETHER_CRC_LEN) ?
    448   1.1    simonb 		    ETHER_MIN_LEN - ETHER_CRC_LEN : m->m_pkthdr.len);
    449   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    450   1.1    simonb 		    MACDMA_TX_ADDR(nexttx),
    451   1.1    simonb 		    sc->sc_txbufs[nexttx].buf_paddr | TX_ADDR_EN);
    452   1.1    simonb 		/* XXX - needed??  we should be coherent */
    453   1.1    simonb 		bus_space_barrier(sc->sc_st, sc->sc_dma_sh, 0 /* XXX */,
    454   1.1    simonb 		    0 /* XXX */, BUS_SPACE_BARRIER_WRITE);
    455   1.1    simonb 
    456   1.1    simonb 		/* Advance the Tx pointer. */
    457   1.1    simonb 		sc->sc_txfree--;
    458   1.1    simonb 		sc->sc_txnext = AUMAC_NEXTTX(nexttx);
    459   1.1    simonb 
    460   1.1    simonb 		/* Pass the packet to any BPF listeners. */
    461   1.1    simonb 		if (ifp->if_bpf)
    462  1.26     pooka 			bpf_ops->bpf_mtap(ifp->if_bpf, m);
    463   1.1    simonb 
    464   1.1    simonb 		m_freem(m);
    465   1.1    simonb 
    466   1.1    simonb 		/* Set a watchdog timer in case the chip flakes out. */
    467   1.1    simonb 		ifp->if_timer = 5;
    468   1.1    simonb 	}
    469   1.1    simonb 	/* NOTREACHED */
    470   1.1    simonb }
    471   1.1    simonb 
    472   1.1    simonb /*
    473   1.1    simonb  * aumac_watchdog:	[ifnet interface function]
    474   1.1    simonb  *
    475   1.1    simonb  *	Watchdog timer handler.
    476   1.1    simonb  */
    477   1.1    simonb static void
    478   1.1    simonb aumac_watchdog(struct ifnet *ifp)
    479   1.1    simonb {
    480   1.1    simonb 	struct aumac_softc *sc = ifp->if_softc;
    481   1.1    simonb 
    482   1.1    simonb 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
    483   1.1    simonb 	(void) aumac_init(ifp);
    484   1.1    simonb 
    485   1.1    simonb 	/* Try to get more packets going. */
    486   1.1    simonb 	aumac_start(ifp);
    487   1.1    simonb }
    488   1.1    simonb 
    489   1.1    simonb /*
    490   1.1    simonb  * aumac_ioctl:		[ifnet interface function]
    491   1.1    simonb  *
    492   1.1    simonb  *	Handle control requests from the operator.
    493   1.1    simonb  */
    494   1.1    simonb static int
    495  1.19  christos aumac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    496   1.1    simonb {
    497   1.1    simonb 	struct aumac_softc *sc = ifp->if_softc;
    498   1.1    simonb 	int s, error;
    499   1.1    simonb 
    500   1.1    simonb 	s = splnet();
    501   1.1    simonb 
    502  1.24    dyoung 	error = ether_ioctl(ifp, cmd, data);
    503  1.24    dyoung 	if (error == ENETRESET) {
    504  1.24    dyoung 		/*
    505  1.24    dyoung 		 * Multicast list has changed; set the hardware filter
    506  1.24    dyoung 		 * accordingly.
    507  1.24    dyoung 		 */
    508  1.24    dyoung 		if (ifp->if_flags & IFF_RUNNING)
    509  1.24    dyoung 			aumac_set_filter(sc);
    510   1.1    simonb 	}
    511   1.1    simonb 
    512   1.1    simonb 	/* Try to get more packets going. */
    513   1.1    simonb 	aumac_start(ifp);
    514   1.1    simonb 
    515   1.1    simonb 	splx(s);
    516   1.1    simonb 	return (error);
    517   1.1    simonb }
    518   1.1    simonb 
    519   1.1    simonb /*
    520   1.1    simonb  * aumac_intr:
    521   1.1    simonb  *
    522   1.1    simonb  *	Interrupt service routine.
    523   1.1    simonb  */
    524   1.1    simonb static int
    525   1.1    simonb aumac_intr(void *arg)
    526   1.1    simonb {
    527   1.1    simonb 	struct aumac_softc *sc = arg;
    528  1.15    simonb 	int status;
    529   1.1    simonb 
    530   1.1    simonb 	/*
    531   1.1    simonb 	 * There aren't really any interrupt status bits on the
    532   1.1    simonb 	 * Au1X00 MAC, and each MAC has a dedicated interrupt
    533   1.1    simonb 	 * in the CPU's built-in interrupt controller.  Just
    534   1.1    simonb 	 * check for new incoming packets, and then Tx completions
    535   1.1    simonb 	 * (for status updating).
    536   1.1    simonb 	 */
    537   1.1    simonb 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_RUNNING) == 0)
    538   1.1    simonb 		return (0);
    539   1.1    simonb 
    540  1.15    simonb 	status = aumac_rxintr(sc);
    541  1.15    simonb 	status += aumac_txintr(sc);
    542   1.1    simonb 
    543  1.15    simonb #if NRND > 0
    544  1.15    simonb 	if (RND_ENABLED(&sc->rnd_source))
    545  1.15    simonb 		rnd_add_uint32(&sc->rnd_source, status);
    546  1.15    simonb #endif
    547  1.15    simonb 
    548  1.15    simonb 	return status;
    549   1.1    simonb }
    550   1.1    simonb 
    551   1.1    simonb /*
    552   1.1    simonb  * aumac_txintr:
    553   1.1    simonb  *
    554   1.1    simonb  *	Helper; handle transmit interrupts.
    555   1.1    simonb  */
    556  1.15    simonb static int
    557   1.1    simonb aumac_txintr(struct aumac_softc *sc)
    558   1.1    simonb {
    559   1.1    simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    560   1.1    simonb 	uint32_t stat;
    561   1.1    simonb 	int i;
    562  1.15    simonb 	int pkts = 0;
    563   1.1    simonb 
    564   1.1    simonb 	for (i = sc->sc_txdirty; sc->sc_txfree != AUMAC_NTXDESC;
    565   1.1    simonb 	     i = AUMAC_NEXTTX(i)) {
    566   1.1    simonb 		if ((bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    567   1.1    simonb 		     MACDMA_TX_ADDR(i)) & TX_ADDR_DN) == 0)
    568   1.1    simonb 			break;
    569  1.15    simonb 		pkts++;
    570   1.1    simonb 
    571   1.1    simonb 		/* ACK interrupt. */
    572   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    573   1.1    simonb 		    MACDMA_TX_ADDR(i), 0);
    574   1.1    simonb 
    575   1.1    simonb 		stat = bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    576   1.1    simonb 		    MACDMA_TX_STAT(i));
    577   1.1    simonb 
    578   1.1    simonb 		if (stat & TX_STAT_FA) {
    579   1.1    simonb 			/* XXX STATS */
    580   1.1    simonb 			ifp->if_oerrors++;
    581   1.1    simonb 		} else
    582   1.1    simonb 			ifp->if_opackets++;
    583   1.1    simonb 
    584   1.1    simonb 		if (stat & TX_STAT_EC)
    585   1.1    simonb 			ifp->if_collisions += 16;
    586   1.1    simonb 		else
    587   1.1    simonb 			ifp->if_collisions += TX_STAT_CC(stat);
    588   1.1    simonb 
    589   1.1    simonb 		sc->sc_txfree++;
    590   1.1    simonb 		ifp->if_flags &= ~IFF_OACTIVE;
    591   1.1    simonb 
    592   1.1    simonb 		/* Try to queue more packets. */
    593   1.1    simonb 		aumac_start(ifp);
    594   1.1    simonb 	}
    595   1.1    simonb 
    596  1.15    simonb 	if (pkts)
    597   1.1    simonb 		AUMAC_EVCNT_INCR(&sc->sc_ev_txintr);
    598   1.1    simonb 
    599   1.1    simonb 	/* Update the dirty descriptor pointer. */
    600   1.1    simonb 	sc->sc_txdirty = i;
    601   1.1    simonb 
    602   1.1    simonb 	/*
    603   1.1    simonb 	 * If there are no more pending transmissions, cancel the watchdog
    604   1.1    simonb 	 * timer.
    605   1.1    simonb 	 */
    606   1.1    simonb 	if (sc->sc_txfree == AUMAC_NTXDESC)
    607   1.1    simonb 		ifp->if_timer = 0;
    608  1.15    simonb 
    609  1.15    simonb 	return pkts;
    610   1.1    simonb }
    611   1.1    simonb 
    612   1.1    simonb /*
    613   1.1    simonb  * aumac_rxintr:
    614   1.1    simonb  *
    615   1.1    simonb  *	Helper; handle receive interrupts.
    616   1.1    simonb  */
    617  1.15    simonb static int
    618   1.1    simonb aumac_rxintr(struct aumac_softc *sc)
    619   1.1    simonb {
    620   1.1    simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    621   1.1    simonb 	struct mbuf *m;
    622   1.1    simonb 	uint32_t stat;
    623   1.1    simonb 	int i, len;
    624   1.1    simonb 	int pkts = 0;
    625   1.1    simonb 
    626   1.1    simonb 	for (i = sc->sc_rxptr;; i = AUMAC_NEXTRX(i)) {
    627   1.1    simonb 		if ((bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    628   1.1    simonb 		     MACDMA_RX_ADDR(i)) & RX_ADDR_DN) == 0)
    629   1.1    simonb 			break;
    630   1.1    simonb 		pkts++;
    631   1.1    simonb 
    632   1.1    simonb 		stat = bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    633   1.1    simonb 		    MACDMA_RX_STAT(i));
    634   1.1    simonb 
    635   1.1    simonb #define PRINTERR(str)							\
    636   1.1    simonb 	do {								\
    637   1.1    simonb 		error++;						\
    638   1.1    simonb 		printf("%s: %s\n", sc->sc_dev.dv_xname, str);		\
    639   1.1    simonb 	} while (0)
    640   1.1    simonb 
    641   1.1    simonb 		if (stat & RX_STAT_ERRS) {
    642   1.1    simonb 			int error = 0;
    643   1.1    simonb 
    644  1.18   gdamore #if 0	/*
    645  1.18   gdamore 	 * Missed frames are a semi-frequent occurence with this hardware,
    646  1.18   gdamore 	 * and reporting of them just makes everything run slower and fills
    647  1.18   gdamore 	 * the system log.  Be silent.
    648  1.18   gdamore 	 *
    649  1.18   gdamore 	 * Additionally, this missed bit indicates an error with the previous
    650  1.18   gdamore 	 * packet, and not with this one!  So PRINTERR is definitely wrong
    651  1.18   gdamore 	 * here.
    652  1.18   gdamore 	 *
    653  1.18   gdamore 	 * These should probably all be converted to evcnt counters anyway.
    654  1.18   gdamore 	 */
    655   1.1    simonb 			if (stat & RX_STAT_MI)
    656   1.1    simonb 				PRINTERR("missed frame");
    657  1.18   gdamore #endif
    658   1.1    simonb 			if (stat & RX_STAT_UC)
    659   1.1    simonb 				PRINTERR("unknown control frame");
    660   1.1    simonb 			if (stat & RX_STAT_LE)
    661   1.1    simonb 				PRINTERR("short frame");
    662   1.1    simonb 			if (stat & RX_STAT_CR)
    663   1.1    simonb 				PRINTERR("CRC error");
    664   1.1    simonb 			if (stat & RX_STAT_ME)
    665   1.1    simonb 				PRINTERR("medium error");
    666   1.1    simonb 			if (stat & RX_STAT_CS)
    667   1.1    simonb 				PRINTERR("late collision");
    668   1.1    simonb 			if (stat & RX_STAT_FL)
    669   1.1    simonb 				PRINTERR("frame too big");
    670   1.1    simonb 			if (stat & RX_STAT_RF)
    671   1.1    simonb 				PRINTERR("runt frame (collision)");
    672   1.1    simonb 			if (stat & RX_STAT_WT)
    673   1.1    simonb 				PRINTERR("watch dog");
    674   1.1    simonb 			if (stat & RX_STAT_DB) {
    675   1.1    simonb 				if (stat & (RX_STAT_CS | RX_STAT_RF |
    676   1.1    simonb 				    RX_STAT_CR)) {
    677   1.1    simonb 					if (!error)
    678   1.1    simonb 						goto pktok;
    679   1.1    simonb 				} else
    680   1.1    simonb 					PRINTERR("dribbling bit");
    681   1.1    simonb 			}
    682   1.1    simonb #undef PRINTERR
    683   1.1    simonb 			ifp->if_ierrors++;
    684   1.1    simonb 
    685   1.1    simonb  dropit:
    686   1.1    simonb 			/* reuse the current descriptor */
    687   1.1    simonb 			AUMAC_INIT_RXDESC(sc, i);
    688   1.1    simonb 			continue;
    689   1.1    simonb 		}
    690   1.1    simonb  pktok:
    691   1.1    simonb 		len = RX_STAT_L(stat);
    692   1.1    simonb 
    693   1.1    simonb 		/*
    694   1.1    simonb 		 * The Au1X00 MAC includes the CRC with every packet;
    695   1.1    simonb 		 * trim it off here.
    696   1.1    simonb 		 */
    697   1.1    simonb 		len -= ETHER_CRC_LEN;
    698   1.1    simonb 
    699   1.1    simonb 		/*
    700   1.1    simonb 		 * Truncate the packet if it's too big to fit in
    701   1.1    simonb 		 * a single mbuf cluster.
    702   1.1    simonb 		 */
    703   1.1    simonb 		if (len > MCLBYTES - 2)
    704   1.1    simonb 			len = MCLBYTES - 2;
    705   1.1    simonb 
    706   1.1    simonb 		MGETHDR(m, M_DONTWAIT, MT_DATA);
    707   1.1    simonb 		if (m == NULL) {
    708   1.1    simonb 			printf("%s: unable to allocate Rx mbuf\n",
    709   1.1    simonb 			    sc->sc_dev.dv_xname);
    710   1.1    simonb 			goto dropit;
    711   1.1    simonb 		}
    712   1.1    simonb 		if (len > MHLEN - 2) {
    713   1.1    simonb 			MCLGET(m, M_DONTWAIT);
    714   1.1    simonb 			if ((m->m_flags & M_EXT) == 0) {
    715   1.1    simonb 				printf("%s: unable to allocate Rx cluster\n",
    716   1.1    simonb 				    sc->sc_dev.dv_xname);
    717   1.1    simonb 				m_freem(m);
    718   1.1    simonb 				goto dropit;
    719   1.1    simonb 			}
    720   1.1    simonb 		}
    721   1.1    simonb 
    722   1.1    simonb 		m->m_data += 2;		/* align payload */
    723  1.19  christos 		memcpy(mtod(m, void *),
    724  1.20    simonb 		    (void *)sc->sc_rxbufs[i].buf_vaddr, len);
    725   1.1    simonb 		AUMAC_INIT_RXDESC(sc, i);
    726   1.1    simonb 
    727   1.1    simonb 		m->m_pkthdr.rcvif = ifp;
    728   1.1    simonb 		m->m_pkthdr.len = m->m_len = len;
    729   1.1    simonb 
    730   1.1    simonb 		/* Pass this up to any BPF listeners. */
    731   1.1    simonb 		if (ifp->if_bpf)
    732  1.26     pooka 			bpf_ops->bpf_mtap(ifp->if_bpf, m);
    733   1.1    simonb 
    734   1.1    simonb 		/* Pass it on. */
    735   1.1    simonb 		(*ifp->if_input)(ifp, m);
    736   1.1    simonb 		ifp->if_ipackets++;
    737   1.1    simonb 	}
    738   1.1    simonb 	if (pkts)
    739   1.1    simonb 		AUMAC_EVCNT_INCR(&sc->sc_ev_rxintr);
    740   1.1    simonb 	if (pkts == AUMAC_NRXDESC)
    741   1.1    simonb 		AUMAC_EVCNT_INCR(&sc->sc_ev_rxstall);
    742   1.1    simonb 
    743   1.1    simonb 	/* Update the receive pointer. */
    744   1.1    simonb 	sc->sc_rxptr = i;
    745  1.15    simonb 
    746  1.15    simonb 	return pkts;
    747   1.1    simonb }
    748   1.1    simonb 
    749   1.1    simonb /*
    750   1.1    simonb  * aumac_tick:
    751   1.1    simonb  *
    752   1.1    simonb  *	One second timer, used to tick the MII.
    753   1.1    simonb  */
    754   1.1    simonb static void
    755   1.1    simonb aumac_tick(void *arg)
    756   1.1    simonb {
    757   1.1    simonb 	struct aumac_softc *sc = arg;
    758   1.1    simonb 	int s;
    759   1.1    simonb 
    760   1.1    simonb 	s = splnet();
    761   1.1    simonb 	mii_tick(&sc->sc_mii);
    762   1.1    simonb 	splx(s);
    763   1.1    simonb 
    764   1.1    simonb 	callout_reset(&sc->sc_tick_ch, hz, aumac_tick, sc);
    765   1.1    simonb }
    766   1.1    simonb 
    767   1.1    simonb /*
    768   1.1    simonb  * aumac_init:		[ifnet interface function]
    769   1.1    simonb  *
    770   1.1    simonb  *	Initialize the interface.  Must be called at splnet().
    771   1.1    simonb  */
    772   1.1    simonb static int
    773   1.1    simonb aumac_init(struct ifnet *ifp)
    774   1.1    simonb {
    775   1.1    simonb 	struct aumac_softc *sc = ifp->if_softc;
    776   1.1    simonb 	int i, error = 0;
    777   1.1    simonb 
    778   1.1    simonb 	/* Cancel any pending I/O, reset MAC. */
    779   1.1    simonb 	aumac_stop(ifp, 0);
    780   1.1    simonb 
    781   1.1    simonb 	/* Set up the transmit ring. */
    782   1.1    simonb 	for (i = 0; i < AUMAC_NTXDESC; i++) {
    783   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    784   1.1    simonb 		    MACDMA_TX_STAT(i), 0);
    785   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    786   1.1    simonb 		    MACDMA_TX_LEN(i), 0);
    787   1.1    simonb 		bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
    788   1.1    simonb 		    MACDMA_TX_ADDR(i), sc->sc_txbufs[i].buf_paddr);
    789   1.1    simonb 	}
    790   1.1    simonb 	sc->sc_txfree = AUMAC_NTXDESC;
    791   1.1    simonb 	sc->sc_txnext = TX_ADDR_CB(bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    792   1.1    simonb 	    MACDMA_TX_ADDR(0)));
    793   1.1    simonb 	sc->sc_txdirty = sc->sc_txnext;
    794   1.1    simonb 
    795   1.1    simonb 	/* Set up the receive ring. */
    796   1.1    simonb 	for (i = 0; i < AUMAC_NRXDESC; i++)
    797   1.1    simonb 			AUMAC_INIT_RXDESC(sc, i);
    798   1.1    simonb 	sc->sc_rxptr = RX_ADDR_CB(bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
    799   1.1    simonb 	    MACDMA_RX_ADDR(0)));
    800   1.1    simonb 
    801   1.1    simonb 	/*
    802   1.1    simonb 	 * Power up the MAC.
    803   1.1    simonb 	 */
    804   1.1    simonb 	aumac_powerup(sc);
    805   1.1    simonb 
    806   1.1    simonb 	sc->sc_control |= CONTROL_DO | CONTROL_TE | CONTROL_RE;
    807   1.1    simonb #if _BYTE_ORDER == _BIG_ENDIAN
    808   1.1    simonb 	sc->sc_control |= CONTROL_EM;
    809   1.1    simonb #endif
    810   1.1    simonb 
    811   1.1    simonb 	/* Set the media. */
    812  1.24    dyoung 	if ((error = ether_mediachange(ifp)) != 0)
    813  1.24    dyoung 		goto out;
    814   1.1    simonb 
    815   1.1    simonb 	/*
    816   1.1    simonb 	 * Set the receive filter.  This will actually start the transmit
    817   1.1    simonb 	 * and receive processes.
    818   1.1    simonb 	 */
    819   1.1    simonb 	aumac_set_filter(sc);
    820   1.1    simonb 
    821   1.1    simonb 	/* Start the one second clock. */
    822   1.1    simonb 	callout_reset(&sc->sc_tick_ch, hz, aumac_tick, sc);
    823   1.1    simonb 
    824   1.1    simonb 	/* ...all done! */
    825   1.1    simonb 	ifp->if_flags |= IFF_RUNNING;
    826   1.1    simonb 	ifp->if_flags &= ~IFF_OACTIVE;
    827   1.1    simonb 
    828  1.24    dyoung out:
    829   1.1    simonb 	if (error)
    830   1.1    simonb 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
    831   1.1    simonb 	return (error);
    832   1.1    simonb }
    833   1.1    simonb 
    834   1.1    simonb /*
    835   1.1    simonb  * aumac_stop:		[ifnet interface function]
    836   1.1    simonb  *
    837   1.1    simonb  *	Stop transmission on the interface.
    838   1.1    simonb  */
    839   1.1    simonb static void
    840   1.1    simonb aumac_stop(struct ifnet *ifp, int disable)
    841   1.1    simonb {
    842   1.1    simonb 	struct aumac_softc *sc = ifp->if_softc;
    843   1.1    simonb 
    844   1.1    simonb 	/* Stop the one-second clock. */
    845   1.1    simonb 	callout_stop(&sc->sc_tick_ch);
    846   1.1    simonb 
    847   1.1    simonb 	/* Down the MII. */
    848   1.1    simonb 	mii_down(&sc->sc_mii);
    849   1.1    simonb 
    850   1.1    simonb 	/* Stop the transmit and receive processes. */
    851   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL, 0);
    852   1.1    simonb 
    853   1.1    simonb 	/* Power down/reset the MAC. */
    854   1.1    simonb 	aumac_powerdown(sc);
    855   1.1    simonb 
    856   1.1    simonb 	/* Mark the interface as down and cancel the watchdog timer. */
    857   1.1    simonb 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    858   1.1    simonb 	ifp->if_timer = 0;
    859   1.1    simonb }
    860   1.1    simonb 
    861   1.1    simonb /*
    862   1.1    simonb  * aumac_powerdown:
    863   1.1    simonb  *
    864   1.1    simonb  *	Power down the MAC.
    865   1.1    simonb  */
    866   1.1    simonb static void
    867   1.1    simonb aumac_powerdown(struct aumac_softc *sc)
    868   1.1    simonb {
    869   1.1    simonb 
    870   1.1    simonb 	/* Disable the MAC clocks, and place the device in reset. */
    871   1.1    simonb 	// bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, MACEN_JP);
    872   1.1    simonb 
    873   1.1    simonb 	// delay(10000);
    874   1.1    simonb }
    875   1.1    simonb 
    876   1.1    simonb /*
    877   1.1    simonb  * aumac_powerup:
    878   1.1    simonb  *
    879   1.1    simonb  *	Bring the device out of reset.
    880   1.1    simonb  */
    881   1.1    simonb static void
    882   1.1    simonb aumac_powerup(struct aumac_softc *sc)
    883   1.1    simonb {
    884   1.1    simonb 
    885   1.1    simonb 	/* Enable clocks to the MAC. */
    886   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, MACEN_JP|MACEN_CE);
    887   1.1    simonb 
    888   1.1    simonb 	/* Enable MAC, coherent transactions, pass only valid frames. */
    889   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0,
    890   1.1    simonb 	    MACEN_E2|MACEN_E1|MACEN_E0|MACEN_CE);
    891   1.1    simonb 
    892   1.1    simonb 	delay(20000);
    893   1.1    simonb }
    894   1.1    simonb 
    895   1.1    simonb /*
    896   1.1    simonb  * aumac_set_filter:
    897   1.1    simonb  *
    898   1.1    simonb  *	Set up the receive filter.
    899   1.1    simonb  */
    900   1.1    simonb static void
    901   1.1    simonb aumac_set_filter(struct aumac_softc *sc)
    902   1.1    simonb {
    903   1.1    simonb 	struct ethercom *ec = &sc->sc_ethercom;
    904   1.1    simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    905   1.1    simonb 	struct ether_multi *enm;
    906   1.1    simonb 	struct ether_multistep step;
    907  1.22    dyoung 	const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
    908   1.1    simonb 	uint32_t mchash[2], crc;
    909   1.1    simonb 
    910   1.1    simonb 	sc->sc_control &= ~(CONTROL_PM | CONTROL_PR);
    911   1.1    simonb 
    912   1.1    simonb 	/* Stop the receiver. */
    913   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
    914   1.1    simonb 	    sc->sc_control & ~CONTROL_RE);
    915   1.1    simonb 
    916   1.1    simonb 	if (ifp->if_flags & IFF_PROMISC) {
    917   1.1    simonb 		sc->sc_control |= CONTROL_PR;
    918   1.1    simonb 		goto allmulti;
    919   1.1    simonb 	}
    920   1.1    simonb 
    921   1.1    simonb 	/* Set the station address. */
    922   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_ADDRHIGH,
    923   1.1    simonb 	    enaddr[4] | (enaddr[5] << 8));
    924   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_ADDRLOW,
    925   1.1    simonb 	    enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
    926   1.1    simonb 	    (enaddr[3] << 24));
    927   1.1    simonb 
    928   1.1    simonb 	sc->sc_control |= CONTROL_HP;
    929   1.1    simonb 
    930   1.1    simonb 	mchash[0] = mchash[1] = 0;
    931   1.1    simonb 
    932   1.1    simonb 	/*
    933   1.1    simonb 	 * Set up the multicast address filter by passing all multicast
    934   1.1    simonb 	 * addresses through a CRC generator, and then using the high
    935   1.1    simonb 	 * order 6 bits as an index into the 64-bit multicast hash table.
    936   1.1    simonb 	 * The high order bits select the word, while the rest of the bits
    937   1.1    simonb 	 * select the bit within the word.
    938   1.1    simonb 	 */
    939   1.1    simonb 	ETHER_FIRST_MULTI(step, ec, enm);
    940   1.1    simonb 	while (enm != NULL) {
    941   1.1    simonb 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    942   1.1    simonb 			/*
    943   1.1    simonb 			 * We must listen to a range of multicast addresses.
    944   1.1    simonb 			 * For now, just accept all multicasts, rather than
    945   1.1    simonb 			 * trying to set only those filter bits needed to match
    946   1.1    simonb 			 * the range.  (At this time, the only use of address
    947   1.1    simonb 			 * ranges is for IP multicast routing, for which the
    948   1.1    simonb 			 * range is large enough to require all bits set.)
    949   1.1    simonb 			 */
    950   1.1    simonb 			goto allmulti;
    951   1.1    simonb 		}
    952   1.1    simonb 
    953   1.1    simonb 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
    954   1.1    simonb 
    955   1.1    simonb 		/* Just want the 6 most significant bits. */
    956   1.1    simonb 		crc >>= 26;
    957   1.1    simonb 
    958   1.1    simonb 		/* Set the corresponding bit in the filter. */
    959   1.1    simonb 		mchash[crc >> 5] |= 1U << (crc & 0x1f);
    960   1.1    simonb 
    961   1.1    simonb 		ETHER_NEXT_MULTI(step, enm);
    962   1.1    simonb 	}
    963   1.1    simonb 
    964   1.1    simonb 	ifp->if_flags &= ~IFF_ALLMULTI;
    965   1.1    simonb 
    966   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_HASHHIGH,
    967   1.1    simonb 	    mchash[1]);
    968   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_HASHLOW,
    969   1.1    simonb 	    mchash[0]);
    970   1.1    simonb 
    971   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
    972   1.1    simonb 	    sc->sc_control);
    973   1.1    simonb 	return;
    974   1.1    simonb 
    975   1.1    simonb  allmulti:
    976   1.1    simonb 	sc->sc_control |= CONTROL_PM;
    977   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
    978   1.1    simonb 	    sc->sc_control);
    979   1.1    simonb }
    980   1.1    simonb 
    981   1.1    simonb /*
    982   1.1    simonb  * aumac_mii_wait:
    983   1.1    simonb  *
    984   1.1    simonb  *	Wait for the MII interface to not be busy.
    985   1.1    simonb  */
    986   1.1    simonb static int
    987   1.1    simonb aumac_mii_wait(struct aumac_softc *sc, const char *msg)
    988   1.1    simonb {
    989   1.1    simonb 	int i;
    990   1.1    simonb 
    991   1.1    simonb 	for (i = 0; i < 10000; i++) {
    992   1.1    simonb 		if ((bus_space_read_4(sc->sc_st, sc->sc_mac_sh,
    993   1.1    simonb 		     MAC_MIICTRL) & MIICTRL_MB) == 0)
    994   1.1    simonb 			return (0);
    995   1.1    simonb 		delay(10);
    996   1.1    simonb 	}
    997   1.1    simonb 
    998   1.1    simonb 	printf("%s: MII failed to %s\n", sc->sc_dev.dv_xname, msg);
    999   1.1    simonb 	return (1);
   1000   1.1    simonb }
   1001   1.1    simonb 
   1002   1.1    simonb /*
   1003   1.1    simonb  * aumac_mii_readreg:	[mii interface function]
   1004   1.1    simonb  *
   1005   1.1    simonb  *	Read a PHY register on the MII.
   1006   1.1    simonb  */
   1007   1.1    simonb static int
   1008   1.1    simonb aumac_mii_readreg(struct device *self, int phy, int reg)
   1009   1.1    simonb {
   1010   1.1    simonb 	struct aumac_softc *sc = (void *) self;
   1011   1.1    simonb 
   1012   1.1    simonb 	if (aumac_mii_wait(sc, "become ready"))
   1013   1.1    simonb 		return (0);
   1014   1.1    simonb 
   1015   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIICTRL,
   1016   1.1    simonb 	    MIICTRL_PHYADDR(phy) | MIICTRL_MIIREG(reg));
   1017   1.1    simonb 
   1018   1.1    simonb 	if (aumac_mii_wait(sc, "complete"))
   1019   1.1    simonb 		return (0);
   1020   1.1    simonb 
   1021   1.1    simonb 	return (bus_space_read_4(sc->sc_st, sc->sc_mac_sh, MAC_MIIDATA) &
   1022   1.1    simonb 	    MIIDATA_MASK);
   1023   1.1    simonb }
   1024   1.1    simonb 
   1025   1.1    simonb /*
   1026   1.1    simonb  * aumac_mii_writereg:	[mii interface function]
   1027   1.1    simonb  *
   1028   1.1    simonb  *	Write a PHY register on the MII.
   1029   1.1    simonb  */
   1030   1.1    simonb static void
   1031   1.1    simonb aumac_mii_writereg(struct device *self, int phy, int reg, int val)
   1032   1.1    simonb {
   1033   1.1    simonb 	struct aumac_softc *sc = (void *) self;
   1034   1.1    simonb 
   1035   1.1    simonb 	if (aumac_mii_wait(sc, "become ready"))
   1036   1.1    simonb 		return;
   1037   1.1    simonb 
   1038   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIIDATA, val);
   1039   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIICTRL,
   1040   1.1    simonb 	    MIICTRL_PHYADDR(phy) | MIICTRL_MIIREG(reg) | MIICTRL_MW);
   1041   1.1    simonb 
   1042   1.1    simonb 	(void) aumac_mii_wait(sc, "complete");
   1043   1.1    simonb }
   1044   1.1    simonb 
   1045   1.1    simonb /*
   1046   1.1    simonb  * aumac_mii_statchg:	[mii interface function]
   1047   1.1    simonb  *
   1048   1.1    simonb  *	Callback from MII layer when media changes.
   1049   1.1    simonb  */
   1050   1.1    simonb static void
   1051   1.1    simonb aumac_mii_statchg(struct device *self)
   1052   1.1    simonb {
   1053   1.1    simonb 	struct aumac_softc *sc = (void *) self;
   1054   1.1    simonb 
   1055   1.1    simonb 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   1056   1.1    simonb 		sc->sc_control |= CONTROL_F;
   1057   1.1    simonb 	else
   1058   1.1    simonb 		sc->sc_control &= ~CONTROL_F;
   1059   1.1    simonb 
   1060   1.1    simonb 	bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
   1061   1.1    simonb 	    sc->sc_control);
   1062   1.1    simonb }
   1063