if_aumac.c revision 1.16 1 /* $NetBSD: if_aumac.c,v 1.16 2006/03/03 05:35:26 simonb Exp $ */
2
3 /*
4 * Copyright (c) 2001 Wasabi Systems, Inc.
5 * All rights reserved.
6 *
7 * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed for the NetBSD Project by
20 * Wasabi Systems, Inc.
21 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 * or promote products derived from this software without specific prior
23 * written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 * POSSIBILITY OF SUCH DAMAGE.
36 */
37
38 /*
39 * Device driver for Alchemy Semiconductor Au1x00 Ethernet Media
40 * Access Controller.
41 *
42 * TODO:
43 *
44 * Better Rx buffer management; we want to get new Rx buffers
45 * to the chip more quickly than we currently do.
46 */
47
48 #include <sys/cdefs.h>
49 __KERNEL_RCSID(0, "$NetBSD: if_aumac.c,v 1.16 2006/03/03 05:35:26 simonb Exp $");
50
51 #include "bpfilter.h"
52 #include "rnd.h"
53
54 #include <sys/param.h>
55 #include <sys/systm.h>
56 #include <sys/callout.h>
57 #include <sys/mbuf.h>
58 #include <sys/malloc.h>
59 #include <sys/kernel.h>
60 #include <sys/socket.h>
61 #include <sys/ioctl.h>
62 #include <sys/errno.h>
63 #include <sys/device.h>
64 #include <sys/queue.h>
65
66 #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
67
68 #include <net/if.h>
69 #include <net/if_dl.h>
70 #include <net/if_media.h>
71 #include <net/if_ether.h>
72
73 #if NBPFILTER > 0
74 #include <net/bpf.h>
75 #endif
76 #if NRND > 0
77 #include <sys/rnd.h>
78 #endif
79
80 #include <machine/bus.h>
81 #include <machine/intr.h>
82 #include <machine/endian.h>
83
84 #include <dev/mii/mii.h>
85 #include <dev/mii/miivar.h>
86
87 #include <mips/alchemy/include/aureg.h>
88 #include <mips/alchemy/include/auvar.h>
89 #include <mips/alchemy/include/aubusvar.h>
90 #include <mips/alchemy/dev/if_aumacreg.h>
91
92 /*
93 * The Au1X00 MAC has 4 transmit and receive descriptors. Each buffer
94 * must consist of a single DMA segment, and must be aligned to a 2K
95 * boundary. Therefore, this driver does not perform DMA directly
96 * to/from mbufs. Instead, we copy the data to/from buffers allocated
97 * at device attach time.
98 *
99 * We also skip the bus_dma dance. The MAC is built in to the CPU, so
100 * there's little point in not making assumptions based on the CPU type.
101 * We also program the Au1X00 cache to be DMA coherent, so the buffers
102 * are accessed via KSEG0 addresses.
103 */
104 #define AUMAC_NTXDESC 4
105 #define AUMAC_NTXDESC_MASK (AUMAC_NTXDESC - 1)
106
107 #define AUMAC_NRXDESC 4
108 #define AUMAC_NRXDESC_MASK (AUMAC_NRXDESC - 1)
109
110 #define AUMAC_NEXTTX(x) (((x) + 1) & AUMAC_NTXDESC_MASK)
111 #define AUMAC_NEXTRX(x) (((x) + 1) & AUMAC_NRXDESC_MASK)
112
113 #define AUMAC_TXBUF_OFFSET 0
114 #define AUMAC_RXBUF_OFFSET (MAC_BUFLEN * AUMAC_NTXDESC)
115 #define AUMAC_BUFSIZE (MAC_BUFLEN * (AUMAC_NTXDESC + AUMAC_NRXDESC))
116
117 struct aumac_buf {
118 caddr_t buf_vaddr; /* virtual address of buffer */
119 bus_addr_t buf_paddr; /* DMA address of buffer */
120 };
121
122 /*
123 * Software state per device.
124 */
125 struct aumac_softc {
126 struct device sc_dev; /* generic device information */
127 bus_space_tag_t sc_st; /* bus space tag */
128 bus_space_handle_t sc_mac_sh; /* MAC space handle */
129 bus_space_handle_t sc_macen_sh; /* MAC enable space handle */
130 bus_space_handle_t sc_dma_sh; /* DMA space handle */
131 struct ethercom sc_ethercom; /* Ethernet common data */
132 void *sc_sdhook; /* shutdown hook */
133
134 void *sc_ih; /* interrupt cookie */
135
136 struct mii_data sc_mii; /* MII/media information */
137
138 struct callout sc_tick_ch; /* tick callout */
139
140 /* Transmit and receive buffers */
141 struct aumac_buf sc_txbufs[AUMAC_NTXDESC];
142 struct aumac_buf sc_rxbufs[AUMAC_NRXDESC];
143 caddr_t sc_bufaddr;
144
145 int sc_txfree; /* number of free Tx descriptors */
146 int sc_txnext; /* next Tx descriptor to use */
147 int sc_txdirty; /* first dirty Tx descriptor */
148
149 int sc_rxptr; /* next ready Rx descriptor */
150
151 #if NRND > 0
152 rndsource_element_t rnd_source;
153 #endif
154
155 #ifdef AUMAC_EVENT_COUNTERS
156 struct evcnt sc_ev_txstall; /* Tx stalled */
157 struct evcnt sc_ev_rxstall; /* Rx stalled */
158 struct evcnt sc_ev_txintr; /* Tx interrupts */
159 struct evcnt sc_ev_rxintr; /* Rx interrupts */
160 #endif
161
162 uint32_t sc_control; /* MAC_CONTROL contents */
163 uint32_t sc_flowctrl; /* MAC_FLOWCTRL contents */
164 };
165
166 #ifdef AUMAC_EVENT_COUNTERS
167 #define AUMAC_EVCNT_INCR(ev) (ev)->ev_count++
168 #else
169 #define AUMAC_EVCNT_INCR(ev) /* nothing */
170 #endif
171
172 #define AUMAC_INIT_RXDESC(sc, x) \
173 do { \
174 bus_space_write_4((sc)->sc_st, (sc)->sc_dma_sh, \
175 MACDMA_RX_STAT((x)), 0); \
176 bus_space_write_4((sc)->sc_st, (sc)->sc_dma_sh, \
177 MACDMA_RX_ADDR((x)), \
178 (sc)->sc_rxbufs[(x)].buf_paddr | RX_ADDR_EN); \
179 } while (/*CONSTCOND*/0)
180
181 static void aumac_start(struct ifnet *);
182 static void aumac_watchdog(struct ifnet *);
183 static int aumac_ioctl(struct ifnet *, u_long, caddr_t);
184 static int aumac_init(struct ifnet *);
185 static void aumac_stop(struct ifnet *, int);
186
187 static void aumac_shutdown(void *);
188
189 static void aumac_tick(void *);
190
191 static void aumac_set_filter(struct aumac_softc *);
192
193 static void aumac_powerup(struct aumac_softc *);
194 static void aumac_powerdown(struct aumac_softc *);
195
196 static int aumac_intr(void *);
197 static int aumac_txintr(struct aumac_softc *);
198 static int aumac_rxintr(struct aumac_softc *);
199
200 static int aumac_mii_readreg(struct device *, int, int);
201 static void aumac_mii_writereg(struct device *, int, int, int);
202 static void aumac_mii_statchg(struct device *);
203 static int aumac_mii_wait(struct aumac_softc *, const char *);
204
205 static int aumac_mediachange(struct ifnet *);
206 static void aumac_mediastatus(struct ifnet *, struct ifmediareq *);
207
208 static int aumac_match(struct device *, struct cfdata *, void *);
209 static void aumac_attach(struct device *, struct device *, void *);
210
211 int aumac_copy_small = 0;
212
213 CFATTACH_DECL(aumac, sizeof(struct aumac_softc),
214 aumac_match, aumac_attach, NULL, NULL);
215
216 static int
217 aumac_match(struct device *parent, struct cfdata *cf, void *aux)
218 {
219 struct aubus_attach_args *aa = aux;
220
221 if (strcmp(aa->aa_name, cf->cf_name) == 0)
222 return (1);
223
224 return (0);
225 }
226
227 static void
228 aumac_attach(struct device *parent, struct device *self, void *aux)
229 {
230 uint8_t enaddr[ETHER_ADDR_LEN];
231 struct aumac_softc *sc = (void *) self;
232 struct aubus_attach_args *aa = aux;
233 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
234 struct pglist pglist;
235 paddr_t bufaddr;
236 caddr_t vbufaddr;
237 int i;
238
239 callout_init(&sc->sc_tick_ch);
240
241 printf(": Au1X00 10/100 Ethernet\n");
242
243 sc->sc_st = aa->aa_st;
244
245 /* Get the MAC address. */
246 if (devprop_get(&sc->sc_dev, "mac-addr", enaddr,
247 sizeof(enaddr), NULL) != sizeof(enaddr)) {
248 printf("%s: unable to get mac-addr property\n",
249 sc->sc_dev.dv_xname);
250 return;
251 }
252
253 printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
254 ether_sprintf(enaddr));
255
256 /* Map the device. */
257 if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_BASE],
258 MACx_SIZE, 0, &sc->sc_mac_sh) != 0) {
259 printf("%s: unable to map MAC registers\n",
260 sc->sc_dev.dv_xname);
261 return;
262 }
263 if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_ENABLE],
264 MACENx_SIZE, 0, &sc->sc_macen_sh) != 0) {
265 printf("%s: unable to map MACEN registers\n",
266 sc->sc_dev.dv_xname);
267 return;
268 }
269 if (bus_space_map(sc->sc_st, aa->aa_addrs[AA_MAC_DMA_BASE],
270 MACx_DMA_SIZE, 0, &sc->sc_dma_sh) != 0) {
271 printf("%s: unable to map MACDMA registers\n",
272 sc->sc_dev.dv_xname);
273 return;
274 }
275
276 /* Make sure the MAC is powered off. */
277 aumac_powerdown(sc);
278
279 /* Hook up the interrupt handler. */
280 sc->sc_ih = au_intr_establish(aa->aa_irq[0], 1, IPL_NET, IST_LEVEL,
281 aumac_intr, sc);
282 if (sc->sc_ih == NULL) {
283 printf("%s: unable to register interrupt handler\n",
284 sc->sc_dev.dv_xname);
285 return;
286 }
287
288 /*
289 * Allocate space for the transmit and receive buffers.
290 */
291 if (uvm_pglistalloc(AUMAC_BUFSIZE, 0, ctob(physmem), PAGE_SIZE, 0,
292 &pglist, 1, 0))
293 return;
294
295 bufaddr = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
296 vbufaddr = (void *)MIPS_PHYS_TO_KSEG0(bufaddr);
297
298 for (i = 0; i < AUMAC_NTXDESC; i++) {
299 int offset = AUMAC_TXBUF_OFFSET + (i * MAC_BUFLEN);
300
301 sc->sc_txbufs[i].buf_vaddr = vbufaddr + offset;
302 sc->sc_txbufs[i].buf_paddr = bufaddr + offset;
303 }
304
305 for (i = 0; i < AUMAC_NRXDESC; i++) {
306 int offset = AUMAC_RXBUF_OFFSET + (i * MAC_BUFLEN);
307
308 sc->sc_rxbufs[i].buf_vaddr = vbufaddr + offset;
309 sc->sc_rxbufs[i].buf_paddr = bufaddr + offset;
310 }
311
312 /*
313 * Power up the MAC before accessing any MAC registers (including
314 * MII configuration.
315 */
316 aumac_powerup(sc);
317
318 /*
319 * Initialize the media structures and probe the MII.
320 */
321 sc->sc_mii.mii_ifp = ifp;
322 sc->sc_mii.mii_readreg = aumac_mii_readreg;
323 sc->sc_mii.mii_writereg = aumac_mii_writereg;
324 sc->sc_mii.mii_statchg = aumac_mii_statchg;
325 ifmedia_init(&sc->sc_mii.mii_media, 0, aumac_mediachange,
326 aumac_mediastatus);
327
328 mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
329 MII_OFFSET_ANY, 0);
330
331 if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
332 ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
333 ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
334 } else
335 ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
336
337 strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
338 ifp->if_softc = sc;
339 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
340 ifp->if_ioctl = aumac_ioctl;
341 ifp->if_start = aumac_start;
342 ifp->if_watchdog = aumac_watchdog;
343 ifp->if_init = aumac_init;
344 ifp->if_stop = aumac_stop;
345 IFQ_SET_READY(&ifp->if_snd);
346
347 /* Attach the interface. */
348 if_attach(ifp);
349 ether_ifattach(ifp, enaddr);
350
351 #if NRND > 0
352 rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
353 RND_TYPE_NET, 0);
354 #endif
355
356 #ifdef AUMAC_EVENT_COUNTERS
357 evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
358 NULL, sc->sc_dev.dv_xname, "txstall");
359 evcnt_attach_dynamic(&sc->sc_ev_rxstall, EVCNT_TYPE_MISC,
360 NULL, sc->sc_dev.dv_xname, "rxstall");
361 evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_MISC,
362 NULL, sc->sc_dev.dv_xname, "txintr");
363 evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_MISC,
364 NULL, sc->sc_dev.dv_xname, "rxintr");
365 #endif
366
367 /* Make sure the interface is shutdown during reboot. */
368 sc->sc_sdhook = shutdownhook_establish(aumac_shutdown, sc);
369 if (sc->sc_sdhook == NULL)
370 printf("%s: WARNING: unable to establish shutdown hook\n",
371 sc->sc_dev.dv_xname);
372 return;
373 }
374
375 /*
376 * aumac_shutdown:
377 *
378 * Make sure the interface is stopped at reboot time.
379 */
380 static void
381 aumac_shutdown(void *arg)
382 {
383 struct aumac_softc *sc = arg;
384
385 aumac_stop(&sc->sc_ethercom.ec_if, 1);
386
387 /*
388 * XXX aumac_stop leaves device powered up at the moment
389 * XXX but this still isn't enough to keep yamon happy... :-(
390 */
391 bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, 0);
392 }
393
394 /*
395 * aumac_start: [ifnet interface function]
396 *
397 * Start packet transmission on the interface.
398 */
399 static void
400 aumac_start(struct ifnet *ifp)
401 {
402 struct aumac_softc *sc = ifp->if_softc;
403 struct mbuf *m;
404 int nexttx;
405
406 if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
407 return;
408
409 /*
410 * Loop through the send queue, setting up transmit descriptors
411 * unitl we drain the queue, or use up all available transmit
412 * descriptors.
413 */
414 for (;;) {
415 /* Grab a packet off the queue. */
416 IFQ_POLL(&ifp->if_snd, m);
417 if (m == NULL)
418 return;
419
420 /* Get a spare descriptor. */
421 if (sc->sc_txfree == 0) {
422 /* No more slots left; notify upper layer. */
423 ifp->if_flags |= IFF_OACTIVE;
424 AUMAC_EVCNT_INCR(&sc->sc_ev_txstall);
425 return;
426 }
427 nexttx = sc->sc_txnext;
428
429 IFQ_DEQUEUE(&ifp->if_snd, m);
430
431 /*
432 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
433 */
434
435 m_copydata(m, 0, m->m_pkthdr.len,
436 sc->sc_txbufs[nexttx].buf_vaddr);
437
438 /* Zero out the remainder of any short packets. */
439 if (m->m_pkthdr.len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
440 memset(sc->sc_txbufs[nexttx].buf_vaddr +
441 m->m_pkthdr.len, 0,
442 ETHER_MIN_LEN - ETHER_CRC_LEN - m->m_pkthdr.len);
443
444 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
445 MACDMA_TX_STAT(nexttx), 0);
446 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
447 MACDMA_TX_LEN(nexttx),
448 m->m_pkthdr.len < (ETHER_MIN_LEN - ETHER_CRC_LEN) ?
449 ETHER_MIN_LEN - ETHER_CRC_LEN : m->m_pkthdr.len);
450 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
451 MACDMA_TX_ADDR(nexttx),
452 sc->sc_txbufs[nexttx].buf_paddr | TX_ADDR_EN);
453 /* XXX - needed?? we should be coherent */
454 bus_space_barrier(sc->sc_st, sc->sc_dma_sh, 0 /* XXX */,
455 0 /* XXX */, BUS_SPACE_BARRIER_WRITE);
456
457 /* Advance the Tx pointer. */
458 sc->sc_txfree--;
459 sc->sc_txnext = AUMAC_NEXTTX(nexttx);
460
461 #if NBPFILTER > 0
462 /* Pass the packet to any BPF listeners. */
463 if (ifp->if_bpf)
464 bpf_mtap(ifp->if_bpf, m);
465 #endif /* NBPFILTER */
466
467 m_freem(m);
468
469 /* Set a watchdog timer in case the chip flakes out. */
470 ifp->if_timer = 5;
471 }
472 /* NOTREACHED */
473 }
474
475 /*
476 * aumac_watchdog: [ifnet interface function]
477 *
478 * Watchdog timer handler.
479 */
480 static void
481 aumac_watchdog(struct ifnet *ifp)
482 {
483 struct aumac_softc *sc = ifp->if_softc;
484
485 printf("%s: device timeout\n", sc->sc_dev.dv_xname);
486 (void) aumac_init(ifp);
487
488 /* Try to get more packets going. */
489 aumac_start(ifp);
490 }
491
492 /*
493 * aumac_ioctl: [ifnet interface function]
494 *
495 * Handle control requests from the operator.
496 */
497 static int
498 aumac_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
499 {
500 struct aumac_softc *sc = ifp->if_softc;
501 struct ifreq *ifr = (struct ifreq *) data;
502 int s, error;
503
504 s = splnet();
505
506 switch (cmd) {
507 case SIOCSIFMEDIA:
508 case SIOCGIFMEDIA:
509 error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
510 break;
511
512 default:
513 error = ether_ioctl(ifp, cmd, data);
514 if (error == ENETRESET) {
515 /*
516 * Multicast list has changed; set the hardware filter
517 * accordingly.
518 */
519 if (ifp->if_flags & IFF_RUNNING)
520 aumac_set_filter(sc);
521 }
522 break;
523 }
524
525 /* Try to get more packets going. */
526 aumac_start(ifp);
527
528 splx(s);
529 return (error);
530 }
531
532 /*
533 * aumac_intr:
534 *
535 * Interrupt service routine.
536 */
537 static int
538 aumac_intr(void *arg)
539 {
540 struct aumac_softc *sc = arg;
541 int status;
542
543 /*
544 * There aren't really any interrupt status bits on the
545 * Au1X00 MAC, and each MAC has a dedicated interrupt
546 * in the CPU's built-in interrupt controller. Just
547 * check for new incoming packets, and then Tx completions
548 * (for status updating).
549 */
550 if ((sc->sc_ethercom.ec_if.if_flags & IFF_RUNNING) == 0)
551 return (0);
552
553 status = aumac_rxintr(sc);
554 status += aumac_txintr(sc);
555
556 #if NRND > 0
557 if (RND_ENABLED(&sc->rnd_source))
558 rnd_add_uint32(&sc->rnd_source, status);
559 #endif
560
561 return status;
562 }
563
564 /*
565 * aumac_txintr:
566 *
567 * Helper; handle transmit interrupts.
568 */
569 static int
570 aumac_txintr(struct aumac_softc *sc)
571 {
572 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
573 uint32_t stat;
574 int i;
575 int pkts = 0;
576
577 for (i = sc->sc_txdirty; sc->sc_txfree != AUMAC_NTXDESC;
578 i = AUMAC_NEXTTX(i)) {
579 if ((bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
580 MACDMA_TX_ADDR(i)) & TX_ADDR_DN) == 0)
581 break;
582 pkts++;
583
584 /* ACK interrupt. */
585 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
586 MACDMA_TX_ADDR(i), 0);
587
588 stat = bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
589 MACDMA_TX_STAT(i));
590
591 if (stat & TX_STAT_FA) {
592 /* XXX STATS */
593 ifp->if_oerrors++;
594 } else
595 ifp->if_opackets++;
596
597 if (stat & TX_STAT_EC)
598 ifp->if_collisions += 16;
599 else
600 ifp->if_collisions += TX_STAT_CC(stat);
601
602 sc->sc_txfree++;
603 ifp->if_flags &= ~IFF_OACTIVE;
604
605 /* Try to queue more packets. */
606 aumac_start(ifp);
607 }
608
609 if (pkts)
610 AUMAC_EVCNT_INCR(&sc->sc_ev_txintr);
611
612 /* Update the dirty descriptor pointer. */
613 sc->sc_txdirty = i;
614
615 /*
616 * If there are no more pending transmissions, cancel the watchdog
617 * timer.
618 */
619 if (sc->sc_txfree == AUMAC_NTXDESC)
620 ifp->if_timer = 0;
621
622 return pkts;
623 }
624
625 /*
626 * aumac_rxintr:
627 *
628 * Helper; handle receive interrupts.
629 */
630 static int
631 aumac_rxintr(struct aumac_softc *sc)
632 {
633 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
634 struct mbuf *m;
635 uint32_t stat;
636 int i, len;
637 int pkts = 0;
638
639 for (i = sc->sc_rxptr;; i = AUMAC_NEXTRX(i)) {
640 if ((bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
641 MACDMA_RX_ADDR(i)) & RX_ADDR_DN) == 0)
642 break;
643 pkts++;
644
645 stat = bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
646 MACDMA_RX_STAT(i));
647
648 #define PRINTERR(str) \
649 do { \
650 error++; \
651 printf("%s: %s\n", sc->sc_dev.dv_xname, str); \
652 } while (0)
653
654 if (stat & RX_STAT_ERRS) {
655 int error = 0;
656
657 if (stat & RX_STAT_MI)
658 PRINTERR("missed frame");
659 if (stat & RX_STAT_UC)
660 PRINTERR("unknown control frame");
661 if (stat & RX_STAT_LE)
662 PRINTERR("short frame");
663 if (stat & RX_STAT_CR)
664 PRINTERR("CRC error");
665 if (stat & RX_STAT_ME)
666 PRINTERR("medium error");
667 if (stat & RX_STAT_CS)
668 PRINTERR("late collision");
669 if (stat & RX_STAT_FL)
670 PRINTERR("frame too big");
671 if (stat & RX_STAT_RF)
672 PRINTERR("runt frame (collision)");
673 if (stat & RX_STAT_WT)
674 PRINTERR("watch dog");
675 if (stat & RX_STAT_DB) {
676 if (stat & (RX_STAT_CS | RX_STAT_RF |
677 RX_STAT_CR)) {
678 if (!error)
679 goto pktok;
680 } else
681 PRINTERR("dribbling bit");
682 }
683 #undef PRINTERR
684 ifp->if_ierrors++;
685
686 dropit:
687 /* reuse the current descriptor */
688 AUMAC_INIT_RXDESC(sc, i);
689 continue;
690 }
691 pktok:
692 len = RX_STAT_L(stat);
693
694 /*
695 * The Au1X00 MAC includes the CRC with every packet;
696 * trim it off here.
697 */
698 len -= ETHER_CRC_LEN;
699
700 /*
701 * Truncate the packet if it's too big to fit in
702 * a single mbuf cluster.
703 */
704 if (len > MCLBYTES - 2)
705 len = MCLBYTES - 2;
706
707 MGETHDR(m, M_DONTWAIT, MT_DATA);
708 if (m == NULL) {
709 printf("%s: unable to allocate Rx mbuf\n",
710 sc->sc_dev.dv_xname);
711 goto dropit;
712 }
713 if (len > MHLEN - 2) {
714 MCLGET(m, M_DONTWAIT);
715 if ((m->m_flags & M_EXT) == 0) {
716 printf("%s: unable to allocate Rx cluster\n",
717 sc->sc_dev.dv_xname);
718 m_freem(m);
719 goto dropit;
720 }
721 }
722
723 m->m_data += 2; /* align payload */
724 memcpy(mtod(m, caddr_t),
725 sc->sc_rxbufs[i].buf_vaddr, len);
726 AUMAC_INIT_RXDESC(sc, i);
727
728 m->m_pkthdr.rcvif = ifp;
729 m->m_pkthdr.len = m->m_len = len;
730
731 #if NBPFILTER > 0
732 /* Pass this up to any BPF listeners. */
733 if (ifp->if_bpf)
734 bpf_mtap(ifp->if_bpf, m);
735 #endif /* NBPFILTER > 0 */
736
737 /* Pass it on. */
738 (*ifp->if_input)(ifp, m);
739 ifp->if_ipackets++;
740 }
741 if (pkts)
742 AUMAC_EVCNT_INCR(&sc->sc_ev_rxintr);
743 if (pkts == AUMAC_NRXDESC)
744 AUMAC_EVCNT_INCR(&sc->sc_ev_rxstall);
745
746 /* Update the receive pointer. */
747 sc->sc_rxptr = i;
748
749 return pkts;
750 }
751
752 /*
753 * aumac_tick:
754 *
755 * One second timer, used to tick the MII.
756 */
757 static void
758 aumac_tick(void *arg)
759 {
760 struct aumac_softc *sc = arg;
761 int s;
762
763 s = splnet();
764 mii_tick(&sc->sc_mii);
765 splx(s);
766
767 callout_reset(&sc->sc_tick_ch, hz, aumac_tick, sc);
768 }
769
770 /*
771 * aumac_init: [ifnet interface function]
772 *
773 * Initialize the interface. Must be called at splnet().
774 */
775 static int
776 aumac_init(struct ifnet *ifp)
777 {
778 struct aumac_softc *sc = ifp->if_softc;
779 int i, error = 0;
780
781 /* Cancel any pending I/O, reset MAC. */
782 aumac_stop(ifp, 0);
783
784 /* Set up the transmit ring. */
785 for (i = 0; i < AUMAC_NTXDESC; i++) {
786 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
787 MACDMA_TX_STAT(i), 0);
788 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
789 MACDMA_TX_LEN(i), 0);
790 bus_space_write_4(sc->sc_st, sc->sc_dma_sh,
791 MACDMA_TX_ADDR(i), sc->sc_txbufs[i].buf_paddr);
792 }
793 sc->sc_txfree = AUMAC_NTXDESC;
794 sc->sc_txnext = TX_ADDR_CB(bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
795 MACDMA_TX_ADDR(0)));
796 sc->sc_txdirty = sc->sc_txnext;
797
798 /* Set up the receive ring. */
799 for (i = 0; i < AUMAC_NRXDESC; i++)
800 AUMAC_INIT_RXDESC(sc, i);
801 sc->sc_rxptr = RX_ADDR_CB(bus_space_read_4(sc->sc_st, sc->sc_dma_sh,
802 MACDMA_RX_ADDR(0)));
803
804 /*
805 * Power up the MAC.
806 */
807 aumac_powerup(sc);
808
809 sc->sc_control |= CONTROL_DO | CONTROL_TE | CONTROL_RE;
810 #if _BYTE_ORDER == _BIG_ENDIAN
811 sc->sc_control |= CONTROL_EM;
812 #endif
813
814 /* Set the media. */
815 aumac_mediachange(ifp);
816
817 /*
818 * Set the receive filter. This will actually start the transmit
819 * and receive processes.
820 */
821 aumac_set_filter(sc);
822
823 /* Start the one second clock. */
824 callout_reset(&sc->sc_tick_ch, hz, aumac_tick, sc);
825
826 /* ...all done! */
827 ifp->if_flags |= IFF_RUNNING;
828 ifp->if_flags &= ~IFF_OACTIVE;
829
830 if (error)
831 printf("%s: interface not running\n", sc->sc_dev.dv_xname);
832 return (error);
833 }
834
835 /*
836 * aumac_stop: [ifnet interface function]
837 *
838 * Stop transmission on the interface.
839 */
840 static void
841 aumac_stop(struct ifnet *ifp, int disable)
842 {
843 struct aumac_softc *sc = ifp->if_softc;
844
845 /* Stop the one-second clock. */
846 callout_stop(&sc->sc_tick_ch);
847
848 /* Down the MII. */
849 mii_down(&sc->sc_mii);
850
851 /* Stop the transmit and receive processes. */
852 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL, 0);
853
854 /* Power down/reset the MAC. */
855 aumac_powerdown(sc);
856
857 /* Mark the interface as down and cancel the watchdog timer. */
858 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
859 ifp->if_timer = 0;
860 }
861
862 /*
863 * aumac_powerdown:
864 *
865 * Power down the MAC.
866 */
867 static void
868 aumac_powerdown(struct aumac_softc *sc)
869 {
870
871 /* Disable the MAC clocks, and place the device in reset. */
872 // bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, MACEN_JP);
873
874 // delay(10000);
875 }
876
877 /*
878 * aumac_powerup:
879 *
880 * Bring the device out of reset.
881 */
882 static void
883 aumac_powerup(struct aumac_softc *sc)
884 {
885
886 /* Enable clocks to the MAC. */
887 bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0, MACEN_JP|MACEN_CE);
888
889 /* Enable MAC, coherent transactions, pass only valid frames. */
890 bus_space_write_4(sc->sc_st, sc->sc_macen_sh, 0,
891 MACEN_E2|MACEN_E1|MACEN_E0|MACEN_CE);
892
893 delay(20000);
894 }
895
896 /*
897 * aumac_set_filter:
898 *
899 * Set up the receive filter.
900 */
901 static void
902 aumac_set_filter(struct aumac_softc *sc)
903 {
904 struct ethercom *ec = &sc->sc_ethercom;
905 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
906 struct ether_multi *enm;
907 struct ether_multistep step;
908 const uint8_t *enaddr = LLADDR(ifp->if_sadl);
909 uint32_t mchash[2], crc;
910
911 sc->sc_control &= ~(CONTROL_PM | CONTROL_PR);
912
913 /* Stop the receiver. */
914 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
915 sc->sc_control & ~CONTROL_RE);
916
917 if (ifp->if_flags & IFF_PROMISC) {
918 sc->sc_control |= CONTROL_PR;
919 goto allmulti;
920 }
921
922 /* Set the station address. */
923 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_ADDRHIGH,
924 enaddr[4] | (enaddr[5] << 8));
925 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_ADDRLOW,
926 enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
927 (enaddr[3] << 24));
928
929 sc->sc_control |= CONTROL_HP;
930
931 mchash[0] = mchash[1] = 0;
932
933 /*
934 * Set up the multicast address filter by passing all multicast
935 * addresses through a CRC generator, and then using the high
936 * order 6 bits as an index into the 64-bit multicast hash table.
937 * The high order bits select the word, while the rest of the bits
938 * select the bit within the word.
939 */
940 ETHER_FIRST_MULTI(step, ec, enm);
941 while (enm != NULL) {
942 if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
943 /*
944 * We must listen to a range of multicast addresses.
945 * For now, just accept all multicasts, rather than
946 * trying to set only those filter bits needed to match
947 * the range. (At this time, the only use of address
948 * ranges is for IP multicast routing, for which the
949 * range is large enough to require all bits set.)
950 */
951 goto allmulti;
952 }
953
954 crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
955
956 /* Just want the 6 most significant bits. */
957 crc >>= 26;
958
959 /* Set the corresponding bit in the filter. */
960 mchash[crc >> 5] |= 1U << (crc & 0x1f);
961
962 ETHER_NEXT_MULTI(step, enm);
963 }
964
965 ifp->if_flags &= ~IFF_ALLMULTI;
966
967 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_HASHHIGH,
968 mchash[1]);
969 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_HASHLOW,
970 mchash[0]);
971
972 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
973 sc->sc_control);
974 return;
975
976 allmulti:
977 sc->sc_control |= CONTROL_PM;
978 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
979 sc->sc_control);
980 }
981
982 /*
983 * aumac_mediastatus: [ifmedia interface function]
984 *
985 * Get the current interface media status.
986 */
987 static void
988 aumac_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
989 {
990 struct aumac_softc *sc = ifp->if_softc;
991
992 mii_pollstat(&sc->sc_mii);
993 ifmr->ifm_status = sc->sc_mii.mii_media_status;
994 ifmr->ifm_active = sc->sc_mii.mii_media_active;
995 }
996
997 /*
998 * aumac_mediachange: [ifmedia interface function]
999 *
1000 * Set hardware to newly selected media.
1001 */
1002 static int
1003 aumac_mediachange(struct ifnet *ifp)
1004 {
1005 struct aumac_softc *sc = ifp->if_softc;
1006
1007 if (ifp->if_flags & IFF_UP)
1008 mii_mediachg(&sc->sc_mii);
1009 return (0);
1010 }
1011
1012 /*
1013 * aumac_mii_wait:
1014 *
1015 * Wait for the MII interface to not be busy.
1016 */
1017 static int
1018 aumac_mii_wait(struct aumac_softc *sc, const char *msg)
1019 {
1020 int i;
1021
1022 for (i = 0; i < 10000; i++) {
1023 if ((bus_space_read_4(sc->sc_st, sc->sc_mac_sh,
1024 MAC_MIICTRL) & MIICTRL_MB) == 0)
1025 return (0);
1026 delay(10);
1027 }
1028
1029 printf("%s: MII failed to %s\n", sc->sc_dev.dv_xname, msg);
1030 return (1);
1031 }
1032
1033 /*
1034 * aumac_mii_readreg: [mii interface function]
1035 *
1036 * Read a PHY register on the MII.
1037 */
1038 static int
1039 aumac_mii_readreg(struct device *self, int phy, int reg)
1040 {
1041 struct aumac_softc *sc = (void *) self;
1042
1043 if (aumac_mii_wait(sc, "become ready"))
1044 return (0);
1045
1046 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIICTRL,
1047 MIICTRL_PHYADDR(phy) | MIICTRL_MIIREG(reg));
1048
1049 if (aumac_mii_wait(sc, "complete"))
1050 return (0);
1051
1052 return (bus_space_read_4(sc->sc_st, sc->sc_mac_sh, MAC_MIIDATA) &
1053 MIIDATA_MASK);
1054 }
1055
1056 /*
1057 * aumac_mii_writereg: [mii interface function]
1058 *
1059 * Write a PHY register on the MII.
1060 */
1061 static void
1062 aumac_mii_writereg(struct device *self, int phy, int reg, int val)
1063 {
1064 struct aumac_softc *sc = (void *) self;
1065
1066 if (aumac_mii_wait(sc, "become ready"))
1067 return;
1068
1069 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIIDATA, val);
1070 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_MIICTRL,
1071 MIICTRL_PHYADDR(phy) | MIICTRL_MIIREG(reg) | MIICTRL_MW);
1072
1073 (void) aumac_mii_wait(sc, "complete");
1074 }
1075
1076 /*
1077 * aumac_mii_statchg: [mii interface function]
1078 *
1079 * Callback from MII layer when media changes.
1080 */
1081 static void
1082 aumac_mii_statchg(struct device *self)
1083 {
1084 struct aumac_softc *sc = (void *) self;
1085
1086 if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
1087 sc->sc_control |= CONTROL_F;
1088 else
1089 sc->sc_control &= ~CONTROL_F;
1090
1091 bus_space_write_4(sc->sc_st, sc->sc_mac_sh, MAC_CONTROL,
1092 sc->sc_control);
1093 }
1094