1 1.4 matt /* $Id: ar5312reg.h,v 1.4 2011/07/07 05:06:44 matt Exp $ */ 2 1.1 gdamore /* 3 1.1 gdamore * Copyright (c) 2006 Urbana-Champaign Independent Media Center. 4 1.1 gdamore * Copyright (c) 2006 Garrett D'Amore. 5 1.1 gdamore * All rights reserved. 6 1.1 gdamore * 7 1.1 gdamore * This code was written by Garrett D'Amore for the Champaign-Urbana 8 1.1 gdamore * Community Wireless Network Project. 9 1.1 gdamore * 10 1.1 gdamore * Redistribution and use in source and binary forms, with or 11 1.1 gdamore * without modification, are permitted provided that the following 12 1.1 gdamore * conditions are met: 13 1.1 gdamore * 1. Redistributions of source code must retain the above copyright 14 1.1 gdamore * notice, this list of conditions and the following disclaimer. 15 1.1 gdamore * 2. Redistributions in binary form must reproduce the above 16 1.1 gdamore * copyright notice, this list of conditions and the following 17 1.1 gdamore * disclaimer in the documentation and/or other materials provided 18 1.1 gdamore * with the distribution. 19 1.1 gdamore * 3. All advertising materials mentioning features or use of this 20 1.1 gdamore * software must display the following acknowledgements: 21 1.1 gdamore * This product includes software developed by the Urbana-Champaign 22 1.1 gdamore * Independent Media Center. 23 1.1 gdamore * This product includes software developed by Garrett D'Amore. 24 1.1 gdamore * 4. Urbana-Champaign Independent Media Center's name and Garrett 25 1.1 gdamore * D'Amore's name may not be used to endorse or promote products 26 1.1 gdamore * derived from this software without specific prior written permission. 27 1.1 gdamore * 28 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY THE URBANA-CHAMPAIGN INDEPENDENT 29 1.1 gdamore * MEDIA CENTER AND GARRETT D'AMORE ``AS IS'' AND ANY EXPRESS OR 30 1.1 gdamore * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 31 1.1 gdamore * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 32 1.1 gdamore * ARE DISCLAIMED. IN NO EVENT SHALL THE URBANA-CHAMPAIGN INDEPENDENT 33 1.1 gdamore * MEDIA CENTER OR GARRETT D'AMORE BE LIABLE FOR ANY DIRECT, INDIRECT, 34 1.1 gdamore * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 35 1.1 gdamore * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 36 1.1 gdamore * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER 37 1.1 gdamore * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 38 1.1 gdamore * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 39 1.1 gdamore * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 40 1.1 gdamore * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 41 1.1 gdamore */ 42 1.1 gdamore 43 1.1 gdamore #ifndef _MIPS_ATHEROS_AR5312REG_H_ 44 1.1 gdamore #define _MIPS_ATHEROS_AR5312REG_H_ 45 1.1 gdamore 46 1.1 gdamore #define AR5312_MEM0_BASE 0x00000000 /* sdram */ 47 1.1 gdamore #define AR5312_MEM1_BASE 0x08000000 /* sdram/flash */ 48 1.1 gdamore #define AR5312_MEM3_BASE 0x10000000 /* flash */ 49 1.1 gdamore #define AR5312_WLAN0_BASE 0x18000000 50 1.1 gdamore #define AR5312_ENET0_BASE 0x18100000 51 1.1 gdamore #define AR5312_ENET1_BASE 0x18200000 52 1.1 gdamore #define AR5312_SDRAMCTL_BASE 0x18300000 53 1.1 gdamore #define AR5312_FLASHCTL_BASE 0x18400000 54 1.1 gdamore #define AR5312_WLAN1_BASE 0x18500000 55 1.1 gdamore #define AR5312_UART0_BASE 0x1C000000 /* high speed */ 56 1.1 gdamore #define AR5312_UART1_BASE 0x1C001000 57 1.1 gdamore #define AR5312_GPIO_BASE 0x1C002000 58 1.1 gdamore #define AR5312_SYSREG_BASE 0x1C003000 59 1.1 gdamore #define AR5312_UARTDMA_BASE 0x1C004000 60 1.1 gdamore #define AR5312_FLASH_BASE 0x1E000000 61 1.1 gdamore #define AR5312_FLASH_END 0x20000000 /* possibly aliased */ 62 1.1 gdamore 63 1.1 gdamore /* 64 1.1 gdamore * FLASHCTL registers -- offset relative to AR531X_FLASHCTL_BASE 65 1.1 gdamore */ 66 1.4 matt #define AR5312_FLASHCTL_0 0x00 67 1.4 matt #define AR5312_FLASHCTL_1 0x04 68 1.4 matt #define AR5312_FLASHCTL_2 0x08 69 1.4 matt 70 1.4 matt #define AR5312_FLASHCTL_IDCY __BITS(0,3) /* idle cycle turn */ 71 1.4 matt #define AR5312_FLASHCTL_WST1 __BITS(5,9) /* wait state 1 */ 72 1.4 matt #define AR5312_FLASHCTL_RBLE __BIT(10) /* rd byte enable */ 73 1.4 matt #define AR5312_FLASHCTL_WST2 __BITS(11,15) /* wait state 1 */ 74 1.4 matt #define AR5312_FLASHCTL_AC __BITS(16,18) /* addr chk */ 75 1.4 matt #define AR5312_FLASHCTL_AC_128K 0 76 1.4 matt #define AR5312_FLASHCTL_AC_256K 1 77 1.4 matt #define AR5312_FLASHCTL_AC_512K 2 78 1.4 matt #define AR5312_FLASHCTL_AC_1M 3 79 1.4 matt #define AR5312_FLASHCTL_AC_2M 4 80 1.4 matt #define AR5312_FLASHCTL_AC_4M 5 81 1.4 matt #define AR5312_FLASHCTL_AC_8M 6 82 1.4 matt #define AR5312_FLASHCTL_AC_16M 7 83 1.4 matt #define AR5312_FLASHCTL_E __BIT(19) /* enable */ 84 1.4 matt #define AR5312_FLASHCTL_BUSERR __BIT(24) /* buserr */ 85 1.4 matt #define AR5312_FLASHCTL_WPERR __BIT(25) /* wperr */ 86 1.4 matt #define AR5312_FLASHCTL_WP __BIT(26) /* wp */ 87 1.4 matt #define AR5312_FLASHCTL_BM __BIT(27) /* bm */ 88 1.4 matt #define AR5312_FLASHCTL_MW __BITS(28,29) /* mem width */ 89 1.4 matt #define AR5312_FLASHCTL_AT __BITS(31,30) /* access type */ 90 1.1 gdamore 91 1.1 gdamore /* 92 1.1 gdamore * SYSREG registers -- offset relative to AR531X_SYSREG_BASE 93 1.1 gdamore */ 94 1.1 gdamore #define AR5312_SYSREG_TIMER 0x0000 95 1.1 gdamore #define AR5312_SYSREG_TIMER_RELOAD 0x0004 96 1.1 gdamore #define AR5312_SYSREG_WDOG_CTL 0x0008 97 1.1 gdamore #define AR5312_SYSREG_WDOG_TIMER 0x000c 98 1.1 gdamore #define AR5312_SYSREG_MISC_INTSTAT 0x0010 99 1.1 gdamore #define AR5312_SYSREG_MISC_INTMASK 0x0014 100 1.1 gdamore #define AR5312_SYSREG_INTSTAT 0x0018 101 1.1 gdamore #define AR5312_SYSREG_RESETCTL 0x0020 102 1.1 gdamore #define AR5312_SYSREG_CLOCKCTL 0x0064 103 1.1 gdamore #define AR5312_SYSREG_SCRATCH 0x006c 104 1.1 gdamore #define AR5312_SYSREG_AHBPERR 0x0070 105 1.1 gdamore #define AR5312_SYSREG_AHBDMAE 0x0078 106 1.1 gdamore #define AR5312_SYSREG_ENABLE 0x0080 107 1.1 gdamore #define AR5312_SYSREG_REVISION 0x0090 108 1.1 gdamore 109 1.1 gdamore /* WDOG_CTL watchdog control bits */ 110 1.4 matt #define AR5312_WDOG_CTL_IGNORE 0x0000 111 1.4 matt #define AR5312_WDOG_CTL_NMI 0x0001 112 1.4 matt #define AR5312_WDOG_CTL_RESET 0x0002 113 1.1 gdamore 114 1.1 gdamore /* Resets */ 115 1.4 matt #define AR5312_RESET_SYSTEM __BIT(0) 116 1.4 matt #define AR5312_RESET_CPU __BIT(1) 117 1.4 matt #define AR5312_RESET_WLAN0 __BIT(2) /* mac & bb */ 118 1.4 matt #define AR5312_RESET_PHY0 __BIT(3) /* enet phy */ 119 1.4 matt #define AR5312_RESET_PHY1 __BIT(4) /* enet phy */ 120 1.4 matt #define AR5312_RESET_ENET0 __BIT(5) /* mac */ 121 1.4 matt #define AR5312_RESET_ENET1 __BIT(6) /* mac */ 122 1.4 matt #define AR5312_RESET_UART0 __BIT(8) /* mac */ 123 1.4 matt #define AR5312_RESET_WLAN1 __BIT(9) /* mac & bb */ 124 1.4 matt #define AR5312_RESET_APB __BIT(10) /* bridge */ 125 1.4 matt #define AR5312_RESET_WARM_CPU __BIT(16) 126 1.4 matt #define AR5312_RESET_WARM_WLAN0_MAC __BIT(17) 127 1.4 matt #define AR5312_RESET_WARM_WLAN0_BB __BIT(18) 128 1.4 matt #define AR5312_RESET_NMI __BIT(20) 129 1.4 matt #define AR5312_RESET_WARM_WLAN1_MAC __BIT(21) 130 1.4 matt #define AR5312_RESET_WARM_WLAN1_BB __BIT(22) 131 1.4 matt #define AR5312_RESET_LOCAL_BUS __BIT(23) 132 1.4 matt #define AR5312_RESET_WDOG __BIT(24) 133 1.1 gdamore 134 1.1 gdamore /* AR5312/2312 clockctl bits */ 135 1.4 matt #define AR5312_CLOCKCTL_PREDIVIDE __BITS(4,5) 136 1.4 matt #define AR5312_CLOCKCTL_MULTIPLIER __BITS(8,12) 137 1.4 matt #define AR5312_CLOCKCTL_DOUBLER __BIT(16) 138 1.1 gdamore 139 1.1 gdamore /* AR2313 clockctl */ 140 1.4 matt #define AR2313_CLOCKCTL_PREDIVIDE __BITS(12,13) 141 1.4 matt #define AR2313_CLOCKCTL_MULTIPLIER __BITS(16,20) 142 1.1 gdamore 143 1.1 gdamore /* Enables */ 144 1.4 matt #define AR5312_ENABLE_WLAN0 __BIT(0) 145 1.4 matt #define AR5312_ENABLE_ENET0 __BIT(1) 146 1.4 matt #define AR5312_ENABLE_ENET1 __BIT(2) 147 1.4 matt #define AR5312_ENABLE_WLAN1 __BITS(7,8) /* both DMA and PIO */ 148 1.1 gdamore 149 1.1 gdamore /* Revision ids */ 150 1.4 matt #define AR5312_REVISION_WMAC_MAJOR(x) (((x) >> 12) & 0xf) 151 1.4 matt #define AR5312_REVISION_WMAC_MINOR(x) (((x) >> 8) & 0xf) 152 1.4 matt #define AR5312_REVISION_WMAC(x) (((x) >> 8) & 0xff) 153 1.4 matt #define AR5312_REVISION_MAJOR(x) (((x) >> 4) & 0xf) 154 1.4 matt #define AR5312_REVISION_MINOR(x) (((x) >> 0) & 0xf) 155 1.4 matt 156 1.4 matt #define AR5312_REVISION_MAJ_AR5311 0x1 157 1.4 matt #define AR5312_REVISION_MAJ_AR5312 0x4 158 1.4 matt #define AR5312_REVISION_MAJ_AR2313 0x5 159 1.4 matt #define AR5312_REVISION_MAJ_AR5315 0xB 160 1.1 gdamore 161 1.1 gdamore /* 162 1.1 gdamore * SDRAMCTL registers -- offset relative to SDRAMCTL 163 1.1 gdamore */ 164 1.1 gdamore #define AR5312_SDRAMCTL_MEM_CFG0 0x0000 165 1.1 gdamore #define AR5312_SDRAMCTL_MEM_CFG1 0x0004 166 1.1 gdamore 167 1.1 gdamore /* memory config 1 bits */ 168 1.4 matt #define AR5312_MEM_CFG1_BANK0 __BITS(8,10) 169 1.4 matt #define AR5312_MEM_CFG1_BANK1 __BITS(12,15) 170 1.1 gdamore 171 1.1 gdamore /* helper macro for accessing system registers without bus space */ 172 1.1 gdamore #define REGVAL(x) *((volatile uint32_t *)(MIPS_PHYS_TO_KSEG1((x)))) 173 1.1 gdamore #define GETSYSREG(x) REGVAL((x) + AR5312_SYSREG_BASE) 174 1.1 gdamore #define PUTSYSREG(x,v) (REGVAL((x) + AR5312_SYSREG_BASE)) = (v) 175 1.1 gdamore #define GETSDRAMREG(x) REGVAL((x) + AR5312_SDRAMCTL_BASE) 176 1.1 gdamore #define PUTSDRAMREG(x,v) (REGVAL((x) + AR5312_SDRAMCTL_BASE)) = (v) 177 1.1 gdamore 178 1.1 gdamore /* 179 1.2 gdamore * Interrupts. 180 1.2 gdamore */ 181 1.2 gdamore #define AR5312_IRQ_WLAN0 0 182 1.2 gdamore #define AR5312_IRQ_ENET0 1 183 1.2 gdamore #define AR5312_IRQ_ENET1 2 184 1.2 gdamore #define AR5312_IRQ_WLAN1 3 185 1.2 gdamore #define AR5312_IRQ_MISC 4 186 1.2 gdamore 187 1.2 gdamore #define AR5312_MISC_IRQ_TIMER 0 188 1.2 gdamore #define AR5312_MISC_IRQ_AHBPERR 1 189 1.2 gdamore #define AR5312_MISC_IRQ_AHBDMAE 2 190 1.2 gdamore #define AR5312_MISC_IRQ_GPIO 3 191 1.2 gdamore #define AR5312_MISC_IRQ_UART0 4 192 1.2 gdamore #define AR5312_MISC_IRQ_UART0_DMA 5 193 1.2 gdamore #define AR5312_MISC_IRQ_WDOG 6 194 1.3 alc 195 1.2 gdamore /* 196 1.1 gdamore * Board data. This is located in flash somewhere, ar531x_board_info 197 1.1 gdamore * locates it. 198 1.1 gdamore */ 199 1.3 alc #include <ah_soc.h> /* XXX really doesn't belong in hal */ 200 1.1 gdamore 201 1.1 gdamore /* XXX write-around for now */ 202 1.1 gdamore #define AR5312_BOARD_MAGIC AR531X_BD_MAGIC 203 1.1 gdamore 204 1.1 gdamore /* config bits */ 205 1.1 gdamore #define AR5312_BOARD_CONFIG_ENET0 BD_ENET0 206 1.1 gdamore #define AR5312_BOARD_CONFIG_ENET1 BD_ENET1 207 1.1 gdamore #define AR5312_BOARD_CONFIG_UART1 BD_UART1 208 1.1 gdamore #define AR5312_BOARD_CONFIG_UART0 BD_UART0 209 1.1 gdamore #define AR5312_BOARD_CONFIG_RSTFACTORY BD_RSTFACTORY 210 1.1 gdamore #define AR5312_BOARD_CONFIG_SYSLED BD_SYSLED 211 1.1 gdamore #define AR5312_BOARD_CONFIG_EXTUARTCLK BD_EXTUARTCLK 212 1.1 gdamore #define AR5312_BOARD_CONFIG_CPUFREQ BD_CPUFREQ 213 1.1 gdamore #define AR5312_BOARD_CONFIG_SYSFREQ BD_SYSFREQ 214 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN0 BD_WLAN0 215 1.1 gdamore #define AR5312_BOARD_CONFIG_MEMCAP BD_MEMCAP 216 1.1 gdamore #define AR5312_BOARD_CONFIG_DISWDOG BD_DISWATCHDOG 217 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN1 BD_WLAN1 218 1.1 gdamore #define AR5312_BOARD_CONFIG_AR2312 BD_ISCASPER 219 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN0_2G BD_WLAN0_2G_EN 220 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN0_5G BD_WLAN0_5G_EN 221 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN1_2G BD_WLAN1_2G_EN 222 1.1 gdamore #define AR5312_BOARD_CONFIG_WLAN1_5G BD_WLAN1_5G_EN 223 1.1 gdamore 224 1.1 gdamore #endif /* _MIPS_ATHEROS_AR531XREG_H_ */ 225