octeon_asx.c revision 1.4 1 1.4 simonb /* $NetBSD: octeon_asx.c,v 1.4 2020/06/23 05:14:18 simonb Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*
4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * Redistribution and use in source and binary forms, with or without
8 1.1 hikaru * modification, are permitted provided that the following conditions
9 1.1 hikaru * are met:
10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
11 1.1 hikaru * notice, this list of conditions and the following disclaimer.
12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
14 1.1 hikaru * documentation and/or other materials provided with the distribution.
15 1.1 hikaru *
16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 hikaru * SUCH DAMAGE.
27 1.1 hikaru */
28 1.1 hikaru
29 1.1 hikaru #include <sys/cdefs.h>
30 1.4 simonb __KERNEL_RCSID(0, "$NetBSD: octeon_asx.c,v 1.4 2020/06/23 05:14:18 simonb Exp $");
31 1.1 hikaru
32 1.1 hikaru #include <sys/param.h>
33 1.1 hikaru #include <sys/systm.h>
34 1.1 hikaru #include <sys/malloc.h>
35 1.1 hikaru #include <mips/cavium/octeonvar.h>
36 1.1 hikaru #include <mips/cavium/dev/octeon_asxreg.h>
37 1.1 hikaru #include <mips/cavium/dev/octeon_asxvar.h>
38 1.1 hikaru
39 1.1 hikaru /* XXX */
40 1.1 hikaru void
41 1.2 simonb octasx_init(struct octasx_attach_args *aa, struct octasx_softc **rsc)
42 1.1 hikaru {
43 1.2 simonb struct octasx_softc *sc;
44 1.1 hikaru int status;
45 1.1 hikaru
46 1.1 hikaru sc = malloc(sizeof(*sc), M_DEVBUF, M_WAITOK | M_ZERO);
47 1.1 hikaru if (sc == NULL)
48 1.1 hikaru panic("can't allocate memory: %s", __func__);
49 1.1 hikaru
50 1.1 hikaru sc->sc_port = aa->aa_port;
51 1.1 hikaru sc->sc_regt = aa->aa_regt;
52 1.1 hikaru
53 1.1 hikaru status = bus_space_map(sc->sc_regt, ASX0_BASE, ASX0_SIZE, 0,
54 1.1 hikaru &sc->sc_regh);
55 1.1 hikaru if (status != 0)
56 1.1 hikaru panic("can't map %s space", "asx register");
57 1.1 hikaru
58 1.1 hikaru *rsc = sc;
59 1.1 hikaru }
60 1.1 hikaru
61 1.1 hikaru #define _ASX_RD8(sc, off) \
62 1.1 hikaru bus_space_read_8((sc)->sc_regt, (sc)->sc_regh, (off))
63 1.1 hikaru #define _ASX_WR8(sc, off, v) \
64 1.1 hikaru bus_space_write_8((sc)->sc_regt, (sc)->sc_regh, (off), (v))
65 1.1 hikaru
66 1.2 simonb static int octasx_enable_tx(struct octasx_softc *, int);
67 1.2 simonb static int octasx_enable_rx(struct octasx_softc *, int);
68 1.1 hikaru
69 1.1 hikaru int
70 1.2 simonb octasx_enable(struct octasx_softc *sc, int enable)
71 1.1 hikaru {
72 1.1 hikaru
73 1.2 simonb octasx_enable_tx(sc, enable);
74 1.2 simonb octasx_enable_rx(sc, enable);
75 1.1 hikaru return 0;
76 1.1 hikaru }
77 1.1 hikaru
78 1.1 hikaru static int
79 1.2 simonb octasx_enable_tx(struct octasx_softc *sc, int enable)
80 1.1 hikaru {
81 1.1 hikaru uint64_t asx_tx_port;
82 1.1 hikaru
83 1.1 hikaru asx_tx_port = _ASX_RD8(sc, ASX0_TX_PRT_EN_OFFSET);
84 1.1 hikaru if (enable)
85 1.4 simonb SET(asx_tx_port, __BIT(sc->sc_port));
86 1.1 hikaru else
87 1.4 simonb CLR(asx_tx_port, __BIT(sc->sc_port));
88 1.1 hikaru _ASX_WR8(sc, ASX0_TX_PRT_EN_OFFSET, asx_tx_port);
89 1.1 hikaru return 0;
90 1.1 hikaru }
91 1.1 hikaru
92 1.1 hikaru static int
93 1.2 simonb octasx_enable_rx(struct octasx_softc *sc, int enable)
94 1.1 hikaru {
95 1.1 hikaru uint64_t asx_rx_port;
96 1.1 hikaru
97 1.1 hikaru asx_rx_port = _ASX_RD8(sc, ASX0_RX_PRT_EN_OFFSET);
98 1.1 hikaru if (enable)
99 1.4 simonb SET(asx_rx_port, __BIT(sc->sc_port));
100 1.1 hikaru else
101 1.4 simonb CLR(asx_rx_port, __BIT(sc->sc_port));
102 1.1 hikaru _ASX_WR8(sc, ASX0_RX_PRT_EN_OFFSET, asx_rx_port);
103 1.1 hikaru return 0;
104 1.1 hikaru }
105 1.1 hikaru
106 1.1 hikaru int
107 1.2 simonb octasx_clk_set(struct octasx_softc *sc, int tx_setting, int rx_setting)
108 1.1 hikaru {
109 1.4 simonb
110 1.1 hikaru _ASX_WR8(sc, ASX0_TX_CLK_SET0_OFFSET + 8 * sc->sc_port, tx_setting);
111 1.1 hikaru _ASX_WR8(sc, ASX0_RX_CLK_SET0_OFFSET + 8 * sc->sc_port, rx_setting);
112 1.1 hikaru return 0;
113 1.1 hikaru }
114