1 1.3 simonb /* $NetBSD: octeon_bootbusreg.h,v 1.3 2020/06/22 12:26:11 simonb Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 hikaru * SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru /* 30 1.1 hikaru * Boot-Bus Registers 31 1.1 hikaru */ 32 1.1 hikaru 33 1.1 hikaru #ifndef _OCTEON_BOOTBUSREG_H_ 34 1.1 hikaru #define _OCTEON_BOOTBUSREG_H_ 35 1.1 hikaru 36 1.1 hikaru /* ---- register addresses */ 37 1.1 hikaru 38 1.1 hikaru #define MIO_BOOT_REG_CFG0 0x0001180000000000ULL 39 1.1 hikaru #define MIO_BOOT_REG_CFG1 0x0001180000000008ULL 40 1.1 hikaru #define MIO_BOOT_REG_CFG2 0x0001180000000010ULL 41 1.1 hikaru #define MIO_BOOT_REG_CFG3 0x0001180000000018ULL 42 1.1 hikaru #define MIO_BOOT_REG_CFG4 0x0001180000000020ULL 43 1.1 hikaru #define MIO_BOOT_REG_CFG5 0x0001180000000028ULL 44 1.1 hikaru #define MIO_BOOT_REG_CFG6 0x0001180000000030ULL 45 1.1 hikaru #define MIO_BOOT_REG_CFG7 0x0001180000000038ULL 46 1.1 hikaru #define MIO_BOOT_REG_TIM0 0x0001180000000040ULL 47 1.1 hikaru #define MIO_BOOT_REG_TIM1 0x0001180000000048ULL 48 1.1 hikaru #define MIO_BOOT_REG_TIM2 0x0001180000000050ULL 49 1.1 hikaru #define MIO_BOOT_REG_TIM3 0x0001180000000058ULL 50 1.1 hikaru #define MIO_BOOT_REG_TIM4 0x0001180000000060ULL 51 1.1 hikaru #define MIO_BOOT_REG_TIM5 0x0001180000000068ULL 52 1.1 hikaru #define MIO_BOOT_REG_TIM6 0x0001180000000070ULL 53 1.1 hikaru #define MIO_BOOT_REG_TIM7 0x0001180000000078ULL 54 1.1 hikaru #define MIO_BOOT_LOC_CFG0 0x0001180000000080ULL 55 1.1 hikaru #define MIO_BOOT_LOC_CFG1 0x0001180000000088ULL 56 1.1 hikaru #define MIO_BOOT_LOC_ADR 0x0001180000000090ULL 57 1.1 hikaru #define MIO_BOOT_LOC_DAT 0x0001180000000098ULL 58 1.1 hikaru #define MIO_BOOT_ERR 0x00011800000000a0ULL 59 1.1 hikaru #define MIO_BOOT_INT 0x00011800000000a8ULL 60 1.1 hikaru #define MIO_BOOT_THR 0x00011800000000b0ULL 61 1.1 hikaru #define MIO_BOOT_BIST_STAT 0x00011800000000f8ULL 62 1.1 hikaru 63 1.1 hikaru /* ---- register bits */ 64 1.1 hikaru 65 1.1 hikaru #define MIO_BOOT_REG_CFGN_XXX_63_37 UINT64_C(0xffffffe000000000) 66 1.1 hikaru #define MIO_BOOT_REG_CFGN_SAM UINT64_C(0x0000001000000000) 67 1.1 hikaru #define MIO_BOOT_REG_CFGN_WE_EXT UINT64_C(0x0000000c00000000) 68 1.1 hikaru #define MIO_BOOT_REG_CFGN_OE_EXT UINT64_C(0x0000000300000000) 69 1.1 hikaru #define MIO_BOOT_REG_CFGN_EN UINT64_C(0x0000000080000000) 70 1.1 hikaru #define MIO_BOOT_REG_CFGN_OR UINT64_C(0x0000000040000000) 71 1.1 hikaru #define MIO_BOOT_REG_CFGN_ALE UINT64_C(0x0000000020000000) 72 1.1 hikaru #define MIO_BOOT_REG_CFGN_WIDTH UINT64_C(0x0000000010000000) 73 1.1 hikaru #define MIO_BOOT_REG_CFGN_SIZE UINT64_C(0x000000000fff0000) 74 1.1 hikaru #define MIO_BOOT_REG_CFGN_BASE UINT64_C(0x000000000000ffff) 75 1.1 hikaru 76 1.1 hikaru #define MIO_BOOT_REG_TIMN_PAGEM UINT64_C(0x8000000000000000) 77 1.1 hikaru #define MIO_BOOT_REG_TIMN_WAITM UINT64_C(0x4000000000000000) 78 1.1 hikaru #define MIO_BOOT_REG_TIMN_PAGES UINT64_C(0x3000000000000000) 79 1.1 hikaru #define MIO_BOOT_REG_TIMN_ALE UINT64_C(0x0fc0000000000000) 80 1.1 hikaru #define MIO_BOOT_REG_TIMN_PAGE UINT64_C(0x003f000000000000) 81 1.1 hikaru #define MIO_BOOT_REG_TIMN_WAIT UINT64_C(0x0000fc0000000000) 82 1.1 hikaru #define MIO_BOOT_REG_TIMN_PAUSE UINT64_C(0x000003f000000000) 83 1.1 hikaru #define MIO_BOOT_REG_TIMN_WR_HLD UINT64_C(0x0000000fc0000000) 84 1.1 hikaru #define MIO_BOOT_REG_TIMN_RD_HLD UINT64_C(0x000000003f000000) 85 1.1 hikaru #define MIO_BOOT_REG_TIMN_WE UINT64_C(0x0000000000fc0000) 86 1.1 hikaru #define MIO_BOOT_REG_TIMN_OE UINT64_C(0x000000000003f000) 87 1.1 hikaru #define MIO_BOOT_REG_TIMN_CE UINT64_C(0x0000000000000fc0) 88 1.1 hikaru #define MIO_BOOT_REG_TIMN_ADR UINT64_C(0x000000000000003f) 89 1.1 hikaru 90 1.1 hikaru #define MIO_BOOT_LOC_CFGN_XXX_63_32 UINT64_C(0xffffffff00000000) 91 1.1 hikaru #define MIO_BOOT_LOC_CFGN_EN UINT64_C(0x0000000080000000) 92 1.1 hikaru #define MIO_BOOT_LOC_CFGN_XXX_30_28 UINT64_C(0x0000000070000000) 93 1.1 hikaru #define MIO_BOOT_LOC_CFGN_BASE UINT64_C(0x000000000ffffff8) 94 1.1 hikaru #define MIO_BOOT_LOC_CFGN_XXX_2_0 UINT64_C(0x0000000000000007) 95 1.1 hikaru 96 1.1 hikaru #define MIO_BOOT_LOC_ADR_XXX_63_8 UINT64_C(0xffffffffffffff00) 97 1.1 hikaru #define MIO_BOOT_LOC_ADR_ADR UINT64_C(0x00000000000000f8) 98 1.1 hikaru #define MIO_BOOT_LOC_ADR_XXX_2_0 UINT64_C(0x0000000000000007) 99 1.1 hikaru 100 1.1 hikaru #define MIO_BOOT_ERR_XXX_63_2 UINT64_C(0xfffffffffffffffc) 101 1.1 hikaru #define MIO_BOOT_ERR_WAIT_ERR UINT64_C(0x0000000000000002) 102 1.1 hikaru #define MIO_BOOT_ERR_ADR_ERR UINT64_C(0x0000000000000001) 103 1.1 hikaru 104 1.1 hikaru #define MIO_BOOT_INT_XXX_63_2 UINT64_C(0xfffffffffffffffc) 105 1.1 hikaru #define MIO_BOOT_INT_WAIT_INT UINT64_C(0x0000000000000002) 106 1.1 hikaru #define MIO_BOOT_INT_ADR_INT UINT64_C(0x0000000000000001) 107 1.1 hikaru 108 1.1 hikaru #define MIO_BOOT_THR_XXX_63_14 UINT64_C(0xffffffffffffc000) 109 1.1 hikaru #define MIO_BOOT_THR_FIF_CNT UINT64_C(0x0000000000003f00) 110 1.1 hikaru #define MIO_BOOT_THR_XXX_7_6 UINT64_C(0x00000000000000c0) 111 1.1 hikaru #define MIO_BOOT_THR_FIF_THR UINT64_C(0x000000000000003f) 112 1.1 hikaru 113 1.1 hikaru #define MIO_BOOT_BIST_STAT_XXX_63_4 UINT64_C(0xfffffffffffffff0) 114 1.1 hikaru #define MIO_BOOT_BIST_STAT_NCBO_1 UINT64_C(0x0000000000000008) 115 1.1 hikaru #define MIO_BOOT_BIST_STAT_NCBO_0 UINT64_C(0x0000000000000004) 116 1.1 hikaru #define MIO_BOOT_BIST_STAT_LOC UINT64_C(0x0000000000000002) 117 1.1 hikaru #define MIO_BOOT_BIST_STAT_NCBI UINT64_C(0x0000000000000001) 118 1.1 hikaru 119 1.1 hikaru /* ---- bus_space */ 120 1.1 hikaru 121 1.1 hikaru #define MIO_BOOT_REG_CFG0_OFFSET 0x0000 122 1.1 hikaru #define MIO_BOOT_REG_CFG1_OFFSET 0x0008 123 1.1 hikaru #define MIO_BOOT_REG_CFG2_OFFSET 0x0010 124 1.1 hikaru #define MIO_BOOT_REG_CFG3_OFFSET 0x0018 125 1.1 hikaru #define MIO_BOOT_REG_CFG4_OFFSET 0x0020 126 1.1 hikaru #define MIO_BOOT_REG_CFG5_OFFSET 0x0028 127 1.1 hikaru #define MIO_BOOT_REG_CFG6_OFFSET 0x0030 128 1.1 hikaru #define MIO_BOOT_REG_CFG7_OFFSET 0x0038 129 1.1 hikaru #define MIO_BOOT_REG_TIM0_OFFSET 0x0040 130 1.1 hikaru #define MIO_BOOT_REG_TIM1_OFFSET 0x0048 131 1.1 hikaru #define MIO_BOOT_REG_TIM2_OFFSET 0x0050 132 1.1 hikaru #define MIO_BOOT_REG_TIM3_OFFSET 0x0058 133 1.1 hikaru #define MIO_BOOT_REG_TIM4_OFFSET 0x0060 134 1.1 hikaru #define MIO_BOOT_REG_TIM5_OFFSET 0x0068 135 1.1 hikaru #define MIO_BOOT_REG_TIM6_OFFSET 0x0070 136 1.1 hikaru #define MIO_BOOT_REG_TIM7_OFFSET 0x0078 137 1.1 hikaru #define MIO_BOOT_LOC_CFG0_OFFSET 0x0080 138 1.1 hikaru #define MIO_BOOT_LOC_CFG1_OFFSET 0x0088 139 1.1 hikaru #define MIO_BOOT_LOC_ADR_OFFSET 0x0090 140 1.1 hikaru #define MIO_BOOT_LOC_DAT_OFFSET 0x0098 141 1.1 hikaru #define MIO_BOOT_ERR_OFFSET 0x00a0 142 1.1 hikaru #define MIO_BOOT_INT_OFFSET 0x00a8 143 1.1 hikaru #define MIO_BOOT_THR_OFFSET 0x00b0 144 1.1 hikaru #define MIO_BOOT_BIST_STAT_OFFSET 0x00f8 145 1.1 hikaru 146 1.1 hikaru #endif /* _OCTEON_BOOTBUSREG_H_ */ 147