Home | History | Annotate | Line # | Download | only in dev
octeon_dwctwo.c revision 1.8
      1  1.8    matt /*	$NetBSD: octeon_dwctwo.c,v 1.8 2016/07/11 16:15:35 matt Exp $	*/
      2  1.1  hikaru 
      3  1.1  hikaru /*
      4  1.1  hikaru  * Copyright (c) 2015 Masao Uebayashi <uebayasi (at) tombiinc.com>
      5  1.1  hikaru  *
      6  1.1  hikaru  * Permission to use, copy, modify, and/or distribute this software for any
      7  1.1  hikaru  * purpose with or without fee is hereby granted, provided that the above
      8  1.1  hikaru  * copyright notice and this permission notice appear in all copies.
      9  1.1  hikaru  *
     10  1.1  hikaru  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11  1.1  hikaru  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12  1.1  hikaru  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13  1.1  hikaru  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14  1.1  hikaru  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15  1.1  hikaru  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16  1.1  hikaru  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17  1.1  hikaru  */
     18  1.1  hikaru 
     19  1.1  hikaru /*
     20  1.1  hikaru  * Copyright (c) 2015 Internet Initiative Japan, Inc.
     21  1.1  hikaru  * All rights reserved.
     22  1.1  hikaru  *
     23  1.1  hikaru  * Redistribution and use in source and binary forms, with or without
     24  1.1  hikaru  * modification, are permitted provided that the following conditions
     25  1.1  hikaru  * are met:
     26  1.1  hikaru  * 1. Redistributions of source code must retain the above copyright
     27  1.1  hikaru  *    notice, this list of conditions and the following disclaimer.
     28  1.1  hikaru  * 2. Redistributions in binary form must reproduce the above copyright
     29  1.1  hikaru  *    notice, this list of conditions and the following disclaimer in the
     30  1.1  hikaru  *    documentation and/or other materials provided with the distribution.
     31  1.1  hikaru  *
     32  1.1  hikaru  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33  1.1  hikaru  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34  1.1  hikaru  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35  1.1  hikaru  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36  1.1  hikaru  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37  1.1  hikaru  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38  1.1  hikaru  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39  1.1  hikaru  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40  1.1  hikaru  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41  1.1  hikaru  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42  1.1  hikaru  * SUCH DAMAGE.
     43  1.1  hikaru  */
     44  1.1  hikaru 
     45  1.1  hikaru #include <sys/cdefs.h>
     46  1.8    matt __KERNEL_RCSID(0, "$NetBSD: octeon_dwctwo.c,v 1.8 2016/07/11 16:15:35 matt Exp $");
     47  1.1  hikaru 
     48  1.1  hikaru #include "opt_octeon.h"
     49  1.1  hikaru #include "opt_usb.h"
     50  1.1  hikaru 
     51  1.1  hikaru #include <sys/param.h>
     52  1.1  hikaru #include <sys/systm.h>
     53  1.1  hikaru #include <sys/device.h>
     54  1.1  hikaru #include <sys/bus.h>
     55  1.3    matt #include <sys/cpu.h>
     56  1.1  hikaru #include <sys/workqueue.h>
     57  1.1  hikaru 
     58  1.1  hikaru #include <dev/usb/usb.h>
     59  1.1  hikaru #include <dev/usb/usbdi.h>
     60  1.1  hikaru #include <dev/usb/usbdivar.h>
     61  1.1  hikaru #include <dev/usb/usb_mem.h>
     62  1.1  hikaru 
     63  1.1  hikaru #include <mips/cavium/include/iobusvar.h>
     64  1.1  hikaru #include <mips/cavium/dev/octeon_ciureg.h>
     65  1.1  hikaru #include <mips/cavium/dev/octeon_usbnreg.h>
     66  1.1  hikaru #include <mips/cavium/dev/octeon_usbnvar.h>
     67  1.1  hikaru #include <mips/cavium/dev/octeon_usbcreg.h>
     68  1.1  hikaru #include <mips/cavium/dev/octeon_usbcvar.h>
     69  1.1  hikaru #include <mips/cavium/octeonvar.h>
     70  1.1  hikaru 
     71  1.1  hikaru #include <dwc2/dwc2var.h>
     72  1.1  hikaru #include <dwc2/dwc2.h>
     73  1.1  hikaru #include "dwc2_core.h"
     74  1.1  hikaru 
     75  1.1  hikaru struct octeon_dwc2_softc {
     76  1.1  hikaru 	struct dwc2_softc sc_dwc2;
     77  1.1  hikaru 	/* USBC bus space tag */
     78  1.1  hikaru 	struct mips_bus_space sc_dwc2_bust;
     79  1.1  hikaru 
     80  1.1  hikaru 	/* USBN bus space */
     81  1.1  hikaru 	bus_space_tag_t sc_bust;
     82  1.1  hikaru 	bus_space_handle_t sc_regh;
     83  1.1  hikaru 	bus_space_handle_t sc_reg2h;
     84  1.1  hikaru 
     85  1.1  hikaru 	void *sc_ih;
     86  1.1  hikaru };
     87  1.1  hikaru 
     88  1.1  hikaru static int		octeon_dwc2_match(device_t, struct cfdata *, void *);
     89  1.1  hikaru static void		octeon_dwc2_attach(device_t, device_t, void *);
     90  1.1  hikaru static uint32_t		octeon_dwc2_rd_4(void *, bus_space_handle_t,
     91  1.1  hikaru 			    bus_size_t);
     92  1.1  hikaru static void		octeon_dwc2_wr_4(void *, bus_space_handle_t,
     93  1.1  hikaru 			    bus_size_t, uint32_t);
     94  1.1  hikaru int			octeon_dwc2_set_dma_addr(device_t, bus_addr_t, int);
     95  1.1  hikaru static inline void	octeon_dwc2_reg_assert(struct octeon_dwc2_softc *,
     96  1.1  hikaru 			    bus_size_t, uint64_t);
     97  1.1  hikaru static inline void 	octeon_dwc2_reg_deassert(struct octeon_dwc2_softc *,
     98  1.1  hikaru 			    bus_size_t, uint64_t);
     99  1.1  hikaru static inline uint64_t	octeon_dwc2_reg_rd(struct octeon_dwc2_softc *,
    100  1.1  hikaru 			    bus_size_t);
    101  1.1  hikaru static inline void	octeon_dwc2_reg_wr(struct octeon_dwc2_softc *,
    102  1.1  hikaru 			    bus_size_t, uint64_t);
    103  1.1  hikaru static inline void 	octeon_dwc2_reg2_assert(struct octeon_dwc2_softc *,
    104  1.1  hikaru 			    bus_size_t, uint64_t);
    105  1.1  hikaru static inline void 	octeon_dwc2_reg2_deassert(struct octeon_dwc2_softc *,
    106  1.1  hikaru 			    bus_size_t, uint64_t);
    107  1.1  hikaru static inline uint64_t	octeon_dwc2_reg2_rd(struct octeon_dwc2_softc *,
    108  1.1  hikaru 			    bus_size_t);
    109  1.1  hikaru static inline void	octeon_dwc2_reg2_wr(struct octeon_dwc2_softc *,
    110  1.1  hikaru 			    bus_size_t, uint64_t);
    111  1.1  hikaru 
    112  1.1  hikaru static struct dwc2_core_params octeon_dwc2_params = {
    113  1.1  hikaru 	.otg_cap			= 2,	/* 2 - No HNP/SRP capable */
    114  1.1  hikaru 	.otg_ver			= 0,
    115  1.1  hikaru 	.dma_enable			= 1,
    116  1.1  hikaru 	.dma_desc_enable		= 0,
    117  1.1  hikaru 	.speed				= 0,	/* 0 - High Speed */
    118  1.1  hikaru 	.enable_dynamic_fifo		= 1,
    119  1.1  hikaru 	.en_multiple_tx_fifo		= 0,
    120  1.1  hikaru 	.host_rx_fifo_size		= 456,
    121  1.1  hikaru 	.host_nperio_tx_fifo_size	= 912,
    122  1.1  hikaru 	.host_perio_tx_fifo_size	= 256,
    123  1.1  hikaru 	.max_transfer_size		= 65535,
    124  1.1  hikaru 	.max_packet_count		= 511,
    125  1.1  hikaru 	.host_channels			= 8,
    126  1.1  hikaru 	.phy_type			= 1,	/* UTMI */
    127  1.1  hikaru 	.phy_utmi_width			= 16,	/* 16 bits */
    128  1.1  hikaru 	.phy_ulpi_ddr			= 0,
    129  1.1  hikaru 	.phy_ulpi_ext_vbus		= 0,
    130  1.1  hikaru 	.i2c_enable			= 0,
    131  1.1  hikaru 	.ulpi_fs_ls			= 0,
    132  1.1  hikaru 	.host_support_fs_ls_low_power	= 0,
    133  1.1  hikaru 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
    134  1.1  hikaru 	.ts_dline			= 0,
    135  1.1  hikaru 	.reload_ctl			= 0,
    136  1.1  hikaru 	.ahbcfg				= 0,	/* XXX */
    137  1.1  hikaru 	.uframe_sched			= 1,
    138  1.6   skrll 	.external_id_pin_ctl		= -1,
    139  1.6   skrll 	.hibernation			= -1,
    140  1.1  hikaru };
    141  1.1  hikaru 
    142  1.1  hikaru CFATTACH_DECL_NEW(octeon_dwctwo, sizeof(struct octeon_dwc2_softc),
    143  1.1  hikaru     octeon_dwc2_match, octeon_dwc2_attach, NULL, NULL);
    144  1.1  hikaru 
    145  1.1  hikaru static int
    146  1.1  hikaru octeon_dwc2_match(device_t parent, struct cfdata *cf, void *aux)
    147  1.1  hikaru {
    148  1.1  hikaru 	struct iobus_attach_args *aa = aux;
    149  1.1  hikaru 
    150  1.1  hikaru 	if (strcmp(cf->cf_name, aa->aa_name) != 0)
    151  1.1  hikaru 		return 0;
    152  1.1  hikaru 
    153  1.1  hikaru 	return 1;
    154  1.1  hikaru }
    155  1.1  hikaru 
    156  1.1  hikaru static void
    157  1.1  hikaru octeon_dwc2_attach(device_t parent, device_t self, void *aux)
    158  1.1  hikaru {
    159  1.1  hikaru 	struct octeon_dwc2_softc *sc = device_private(self);
    160  1.1  hikaru 	struct iobus_attach_args *aa = aux;
    161  1.1  hikaru 	uint64_t clk;
    162  1.1  hikaru 	int status;
    163  1.1  hikaru 
    164  1.1  hikaru 	aprint_normal("\n");
    165  1.1  hikaru 
    166  1.1  hikaru 	sc->sc_dwc2.sc_dev = self;
    167  1.1  hikaru 	sc->sc_bust = aa->aa_bust;
    168  1.1  hikaru 
    169  1.1  hikaru 	sc->sc_dwc2_bust.bs_cookie = sc;
    170  1.1  hikaru 	sc->sc_dwc2_bust.bs_map = aa->aa_bust->bs_map;
    171  1.1  hikaru 	sc->sc_dwc2_bust.bs_unmap = aa->aa_bust->bs_unmap;
    172  1.1  hikaru 	sc->sc_dwc2_bust.bs_r_4 = octeon_dwc2_rd_4;
    173  1.1  hikaru 	sc->sc_dwc2_bust.bs_w_4 = octeon_dwc2_wr_4;
    174  1.1  hikaru 
    175  1.1  hikaru 	sc->sc_dwc2.sc_iot = &sc->sc_dwc2_bust;
    176  1.7   skrll 	sc->sc_dwc2.sc_bus.ub_dmatag = aa->aa_dmat;
    177  1.1  hikaru 	sc->sc_dwc2.sc_params = &octeon_dwc2_params;
    178  1.1  hikaru 	sc->sc_dwc2.sc_set_dma_addr = octeon_dwc2_set_dma_addr;
    179  1.1  hikaru 
    180  1.1  hikaru 	status = bus_space_map(sc->sc_dwc2.sc_iot, USBC_BASE, USBC_SIZE,
    181  1.1  hikaru 	    0, &sc->sc_dwc2.sc_ioh);
    182  1.1  hikaru 	if (status != 0)
    183  1.1  hikaru 		panic("can't map USBC space");
    184  1.1  hikaru 
    185  1.1  hikaru 	status = bus_space_map(sc->sc_bust, USBN_BASE, USBN_SIZE,
    186  1.1  hikaru 	    0, &sc->sc_regh);
    187  1.1  hikaru 	if (status != 0)
    188  1.1  hikaru 		panic("can't map USBN space");
    189  1.1  hikaru 
    190  1.1  hikaru 	status = bus_space_map(sc->sc_bust, USBN_2_BASE, USBN_2_SIZE,
    191  1.1  hikaru 	    0, &sc->sc_reg2h);
    192  1.1  hikaru 	if (status != 0)
    193  1.1  hikaru 		panic("can't map USBN_2 space");
    194  1.1  hikaru 
    195  1.1  hikaru 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    196  1.1  hikaru 	case MIPS_CN50XX:
    197  1.1  hikaru 		/*
    198  1.4   skrll 		 * 2. Configure the reference clock, PHY, and HCLK:
    199  1.1  hikaru 		 * a. Write USBN_CLK_CTL[POR] = 1 and
    200  1.1  hikaru 		 *    USBN_CLK_CTL[HRST,PRST,HCLK_RST] = 0
    201  1.1  hikaru 		 */
    202  1.1  hikaru 		clk = octeon_dwc2_reg_rd(sc, USBN_CLK_CTL_OFFSET);
    203  1.1  hikaru 		clk |= USBN_CLK_CTL_POR;
    204  1.1  hikaru 		clk &= ~(USBN_CLK_CTL_HRST | USBN_CLK_CTL_PRST |
    205  1.1  hikaru 		    USBN_CLK_CTL_HCLK_RST | USBN_CLK_CTL_ENABLE);
    206  1.1  hikaru 		/*
    207  1.1  hikaru 		 * b. Select the USB reference clock/crystal parameters by writing
    208  1.1  hikaru 		 *    appropriate values to USBN_CLK_CTL[P_C_SEL, P_RTYPE, P_COM_ON].
    209  1.1  hikaru 		 */
    210  1.1  hikaru 		/* XXX board specific */
    211  1.1  hikaru 		clk &= ~(USBN_CLK_CTL_P_C_SEL | USBN_CLK_CTL_P_RTYPE |
    212  1.1  hikaru 		    USBN_CLK_CTL_P_COM_ON);
    213  1.1  hikaru 		/*
    214  1.1  hikaru 		 * c. Select the HCLK via writing USBN_CLK_CTL[DIVIDE, DIVIDE2] and
    215  1.1  hikaru 		 *    setting USBN_CLK_CTL[ENABLE] = 1.
    216  1.1  hikaru 		 */
    217  1.1  hikaru 		/* XXX board specific */
    218  1.1  hikaru 		clk &= ~(USBN_CLK_CTL_DIVIDE | USBN_CLK_CTL_DIVIDE2);
    219  1.1  hikaru 		clk |= SET_USBN_CLK_CTL_DIVIDE(0x4ULL)
    220  1.1  hikaru 			| SET_USBN_CLK_CTL_DIVIDE2(0x0ULL);
    221  1.1  hikaru 		octeon_dwc2_reg_wr(sc, USBN_CLK_CTL_OFFSET, clk);
    222  1.1  hikaru 		/*
    223  1.1  hikaru 		 * d. Write USBN_CLK_CTL[HCLK_RST] = 1.
    224  1.1  hikaru 		 */
    225  1.1  hikaru 		octeon_dwc2_reg_assert(sc, USBN_CLK_CTL_OFFSET, USBN_CLK_CTL_HCLK_RST);
    226  1.1  hikaru 		/*
    227  1.1  hikaru 		 * e. Wait 64 core-clock cycles for HCLK to stabilize.
    228  1.1  hikaru 		 */
    229  1.1  hikaru 		delay(1);
    230  1.1  hikaru 		break;
    231  1.1  hikaru 	case MIPS_CN31XX:
    232  1.1  hikaru 	case MIPS_CN30XX:
    233  1.1  hikaru 		/*
    234  1.1  hikaru 		 * 2. If changing the HCLK divide value:
    235  1.1  hikaru 		 * a. write USBN_CLK_CTL[DIVIDE] with the new divide value.
    236  1.1  hikaru 		 */
    237  1.1  hikaru 		clk = octeon_dwc2_reg_rd(sc, USBN_CLK_CTL_OFFSET);
    238  1.1  hikaru 		clk |= 0x4ULL & USBN_CLK_CTL_DIVIDE;
    239  1.1  hikaru 		octeon_dwc2_reg_wr(sc, USBN_CLK_CTL_OFFSET, clk);
    240  1.1  hikaru 		/*
    241  1.1  hikaru 		 * b. Wait 64 core-clock cycles for HCLK to stabilize.
    242  1.1  hikaru 		 */
    243  1.1  hikaru 		delay(1);
    244  1.1  hikaru 		break;
    245  1.1  hikaru 	default:
    246  1.1  hikaru 		panic("unknown H/W type"); /* XXX */
    247  1.1  hikaru 	}
    248  1.1  hikaru 
    249  1.1  hikaru 	/*
    250  1.1  hikaru 	 * 3. Program the power-on reset field in the USBN clock-control register:
    251  1.1  hikaru 	 *    USBN_CLK_CTL[POR] = 0
    252  1.1  hikaru 	 */
    253  1.1  hikaru 	octeon_dwc2_reg_deassert(sc, USBN_CLK_CTL_OFFSET, USBN_CLK_CTL_POR);
    254  1.1  hikaru 	/*
    255  1.1  hikaru 	 * 4. Wait 40 us for PHY clock to start (CN3xxx)
    256  1.1  hikaru 	 * 4. Wait 1 ms for PHY clock to start (CN50xx)
    257  1.1  hikaru 	 */
    258  1.1  hikaru 	delay(1000);
    259  1.1  hikaru 
    260  1.1  hikaru 	/*
    261  1.1  hikaru 	 * 5. Program the Reset input from automatic test equipment field
    262  1.1  hikaru 	 *    in the USBP control and status register:
    263  1.1  hikaru 	 *    USBN_USBP_CTL_STATUS[ATE_RESET] = 1
    264  1.1  hikaru 	 */
    265  1.1  hikaru 	octeon_dwc2_reg_assert(sc, USBN_USBP_CTL_STATUS_OFFSET,
    266  1.1  hikaru 			USBN_USBP_CTL_STATUS_ATE_RESET);
    267  1.1  hikaru 	/*
    268  1.1  hikaru 	 * 6. Wait 10 cycles.
    269  1.1  hikaru 	 */
    270  1.1  hikaru 	delay(1);
    271  1.1  hikaru 	/*
    272  1.1  hikaru 	 * 7. Clear ATE_RESET field in the USBN clock-control register:
    273  1.1  hikaru 	 *    USBN_USBP_CTL_STATUS[ATE_RESET] = 0
    274  1.1  hikaru 	 */
    275  1.1  hikaru 	octeon_dwc2_reg_deassert(sc, USBN_USBP_CTL_STATUS_OFFSET,
    276  1.1  hikaru 			USBN_USBP_CTL_STATUS_ATE_RESET);
    277  1.1  hikaru 	/*
    278  1.1  hikaru 	 * 8. Program the PHY reset field in the USBN clock-control register:
    279  1.1  hikaru 	 *    USBN_CLK_CTL[PRST] = 1
    280  1.1  hikaru 	 */
    281  1.1  hikaru 	octeon_dwc2_reg_assert(sc, USBN_CLK_CTL_OFFSET, USBN_CLK_CTL_PRST);
    282  1.1  hikaru 	/*
    283  1.1  hikaru 	 * 9. Program the USBP control and status register to select host or device mode.
    284  1.1  hikaru 	 *    USBN_USBP_CTL_STATUS[HST_MODE] = 0 for host, = 1 for device
    285  1.1  hikaru 	 */
    286  1.1  hikaru 	octeon_dwc2_reg_deassert(sc, USBN_USBP_CTL_STATUS_OFFSET,
    287  1.1  hikaru 			USBN_USBP_CTL_STATUS_HST_MODE);
    288  1.1  hikaru 	/*
    289  1.1  hikaru 	 * 10. Wait 1 us.
    290  1.1  hikaru 	 */
    291  1.1  hikaru 	delay(1);
    292  1.1  hikaru 
    293  1.1  hikaru 	/*
    294  1.1  hikaru 	 * 11. Program the hreset_n field in the USBN clock-control register:
    295  1.1  hikaru 	 *     USBN_CLK_CTL[HRST] = 1
    296  1.1  hikaru 	 */
    297  1.1  hikaru 	octeon_dwc2_reg_assert(sc, USBN_CLK_CTL_OFFSET, USBN_CLK_CTL_HRST);
    298  1.1  hikaru 
    299  1.1  hikaru 	delay(1);
    300  1.1  hikaru 
    301  1.1  hikaru 	/* Finally, enable clock */
    302  1.1  hikaru 	octeon_dwc2_reg_assert(sc, USBN_CLK_CTL_OFFSET, USBN_CLK_CTL_ENABLE);
    303  1.1  hikaru 
    304  1.1  hikaru 	delay(10);
    305  1.1  hikaru 
    306  1.1  hikaru 	status = dwc2_init(&sc->sc_dwc2);
    307  1.1  hikaru 	if (status != 0)
    308  1.1  hikaru 		panic("can't initialize dwc2, error=%d\n", status);
    309  1.1  hikaru 
    310  1.1  hikaru 	sc->sc_dwc2.sc_child =
    311  1.1  hikaru 	    config_found(sc->sc_dwc2.sc_dev, &sc->sc_dwc2.sc_bus, usbctlprint);
    312  1.1  hikaru 
    313  1.1  hikaru 	sc->sc_ih = octeon_intr_establish(ffs64(CIU_INTX_SUM0_USB) - 1,
    314  1.5   skrll 	    IPL_VM, dwc2_intr, sc);
    315  1.1  hikaru 	if (sc->sc_ih == NULL)
    316  1.1  hikaru 		panic("can't establish common interrupt\n");
    317  1.1  hikaru }
    318  1.1  hikaru 
    319  1.1  hikaru static uint32_t
    320  1.1  hikaru octeon_dwc2_rd_4(void *v, bus_space_handle_t h, bus_size_t off)
    321  1.1  hikaru {
    322  1.1  hikaru 
    323  1.1  hikaru 	/* dwc2 uses little-endian addressing */
    324  1.8    matt 	return mips_lw((h + off) ^ 4);
    325  1.1  hikaru }
    326  1.1  hikaru 
    327  1.1  hikaru static void
    328  1.1  hikaru octeon_dwc2_wr_4(void *v, bus_space_handle_t h, bus_size_t off,
    329  1.1  hikaru     uint32_t val)
    330  1.1  hikaru {
    331  1.1  hikaru 
    332  1.1  hikaru 	/* dwc2 uses little-endian addressing */
    333  1.8    matt 	mips_sw((h + off) ^ 4, val);
    334  1.1  hikaru }
    335  1.1  hikaru 
    336  1.1  hikaru int
    337  1.1  hikaru octeon_dwc2_set_dma_addr(device_t self, dma_addr_t dma_addr, int ch)
    338  1.1  hikaru {
    339  1.1  hikaru 	struct octeon_dwc2_softc *sc = device_private(self);
    340  1.1  hikaru 
    341  1.1  hikaru 	octeon_dwc2_reg2_wr(sc,
    342  1.1  hikaru 	    USBN_DMA0_INB_CHN0_OFFSET + ch * 0x8, dma_addr);
    343  1.1  hikaru 	octeon_dwc2_reg2_wr(sc,
    344  1.1  hikaru 	    USBN_DMA0_OUTB_CHN0_OFFSET + ch * 0x8, dma_addr);
    345  1.1  hikaru 	return 0;
    346  1.1  hikaru }
    347  1.1  hikaru 
    348  1.1  hikaru 
    349  1.1  hikaru static inline void
    350  1.1  hikaru octeon_dwc2_reg_assert(struct octeon_dwc2_softc *sc, bus_size_t offset,
    351  1.1  hikaru     uint64_t bits)
    352  1.1  hikaru {
    353  1.1  hikaru 	uint64_t value;
    354  1.1  hikaru 
    355  1.1  hikaru 	value = octeon_dwc2_reg_rd(sc, offset);
    356  1.1  hikaru 	value |= bits;
    357  1.1  hikaru 	octeon_dwc2_reg_wr(sc, offset, value);
    358  1.1  hikaru }
    359  1.1  hikaru 
    360  1.1  hikaru static inline void
    361  1.1  hikaru octeon_dwc2_reg_deassert(struct octeon_dwc2_softc *sc, bus_size_t offset,
    362  1.1  hikaru     uint64_t bits)
    363  1.1  hikaru {
    364  1.1  hikaru 	uint64_t value;
    365  1.1  hikaru 
    366  1.1  hikaru 	value = octeon_dwc2_reg_rd(sc, offset);
    367  1.1  hikaru 	value &= ~bits;
    368  1.1  hikaru 	octeon_dwc2_reg_wr(sc, offset, value);
    369  1.1  hikaru }
    370  1.1  hikaru 
    371  1.1  hikaru static inline uint64_t
    372  1.1  hikaru octeon_dwc2_reg_rd(struct octeon_dwc2_softc *sc, bus_size_t off)
    373  1.1  hikaru {
    374  1.1  hikaru 	return bus_space_read_8(sc->sc_bust, sc->sc_regh, off);
    375  1.1  hikaru }
    376  1.1  hikaru 
    377  1.1  hikaru static inline void
    378  1.1  hikaru octeon_dwc2_reg_wr(struct octeon_dwc2_softc *sc, bus_size_t off, uint64_t val)
    379  1.1  hikaru {
    380  1.1  hikaru 	bus_space_write_8(sc->sc_bust, sc->sc_regh, off, val);
    381  1.1  hikaru 	/* guarantee completion of the store operation on RSL registers*/
    382  1.1  hikaru 	bus_space_read_8(sc->sc_bust, sc->sc_regh, off);
    383  1.1  hikaru }
    384  1.1  hikaru 
    385  1.1  hikaru static inline void
    386  1.1  hikaru octeon_dwc2_reg2_assert(struct octeon_dwc2_softc *sc, bus_size_t off,
    387  1.1  hikaru     uint64_t bits)
    388  1.1  hikaru {
    389  1.1  hikaru 	uint64_t val;
    390  1.1  hikaru 
    391  1.1  hikaru 	val = octeon_dwc2_reg2_rd(sc, off);
    392  1.1  hikaru 	val |= bits;
    393  1.1  hikaru 	octeon_dwc2_reg2_wr(sc, off, val);
    394  1.1  hikaru }
    395  1.1  hikaru 
    396  1.1  hikaru static inline void
    397  1.1  hikaru octeon_dwc2_reg2_deassert(struct octeon_dwc2_softc *sc, bus_size_t off,
    398  1.1  hikaru     uint64_t bits)
    399  1.1  hikaru {
    400  1.1  hikaru 	uint64_t val;
    401  1.1  hikaru 
    402  1.1  hikaru 	val = octeon_dwc2_reg2_rd(sc, off);
    403  1.1  hikaru 	val &= ~bits;
    404  1.1  hikaru 	octeon_dwc2_reg2_wr(sc, off, val);
    405  1.1  hikaru }
    406  1.1  hikaru 
    407  1.1  hikaru static inline uint64_t
    408  1.1  hikaru octeon_dwc2_reg2_rd(struct octeon_dwc2_softc *sc, bus_size_t off)
    409  1.1  hikaru {
    410  1.1  hikaru 	return bus_space_read_8(sc->sc_bust, sc->sc_reg2h, off);
    411  1.1  hikaru }
    412  1.1  hikaru 
    413  1.1  hikaru static inline void
    414  1.1  hikaru octeon_dwc2_reg2_wr(struct octeon_dwc2_softc *sc, bus_size_t off, uint64_t val)
    415  1.1  hikaru {
    416  1.1  hikaru 	bus_space_write_8(sc->sc_bust, sc->sc_reg2h, off, val);
    417  1.1  hikaru 	/* guarantee completion of the store operation on RSL registers*/
    418  1.1  hikaru 	bus_space_read_8(sc->sc_bust, sc->sc_reg2h, off);
    419  1.1  hikaru }
    420