1 1.7 thorpej /* $NetBSD: octeon_mpi.c,v 1.7 2021/08/07 16:18:59 thorpej Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 hikaru * SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru 30 1.1 hikaru #include <sys/cdefs.h> 31 1.7 thorpej __KERNEL_RCSID(0, "$NetBSD: octeon_mpi.c,v 1.7 2021/08/07 16:18:59 thorpej Exp $"); 32 1.1 hikaru 33 1.1 hikaru #include "opt_octeon.h" 34 1.1 hikaru 35 1.1 hikaru #include <sys/param.h> 36 1.1 hikaru #include <sys/systm.h> 37 1.1 hikaru #include <sys/types.h> 38 1.1 hikaru #include <sys/device.h> 39 1.1 hikaru #include <sys/lock.h> 40 1.1 hikaru #include <sys/cdefs.h> 41 1.1 hikaru 42 1.1 hikaru #include <mips/locore.h> 43 1.1 hikaru #include <sys/bus.h> 44 1.1 hikaru 45 1.1 hikaru #include <mips/cavium/include/iobusvar.h> 46 1.1 hikaru #include <mips/cavium/dev/octeon_mpireg.h> 47 1.1 hikaru #include <mips/cavium/dev/octeon_mpivar.h> 48 1.1 hikaru #include <mips/cavium/dev/octeon_ciureg.h> 49 1.1 hikaru 50 1.4 simonb struct octmpi_softc { 51 1.1 hikaru device_t sc_dev; 52 1.1 hikaru 53 1.1 hikaru bus_space_tag_t sc_regt; 54 1.1 hikaru bus_space_handle_t sc_regh; 55 1.1 hikaru 56 1.1 hikaru void *sc_ih; /* XXX Interrupt Handler */ 57 1.1 hikaru 58 1.1 hikaru /* board-specific chip-select hook ops */ 59 1.1 hikaru void (*sc_ops_cs_on)(void); 60 1.1 hikaru void (*sc_ops_cs_off)(void); 61 1.4 simonb struct octmpi_controller ctrl; 62 1.1 hikaru 63 1.1 hikaru }; 64 1.1 hikaru 65 1.4 simonb static int octmpi_match(device_t, struct cfdata *, void *); 66 1.4 simonb static void octmpi_attach(device_t, device_t, void *); 67 1.1 hikaru #if 0 68 1.4 simonb static int octmpi_intr(void *); 69 1.1 hikaru #endif 70 1.4 simonb void octmpi_read(void *, u_int, u_int, size_t, uint8_t *); 71 1.4 simonb void octmpi_write(void *, u_int, u_int, size_t, uint8_t *); 72 1.4 simonb static void octmpi_xfer(struct octmpi_softc *, size_t, size_t); 73 1.4 simonb static void octmpi_wait(struct octmpi_softc *); 74 1.4 simonb static inline uint64_t octmpi_reg_rd(struct octmpi_softc *, int); 75 1.4 simonb static inline void octmpi_reg_wr(struct octmpi_softc *, int, uint64_t); 76 1.1 hikaru 77 1.1 hikaru /* SPI service routines */ 78 1.4 simonb int octmpi_configure(void *, void *, void *); 79 1.1 hikaru 80 1.1 hikaru #define GETREG(sc, x) \ 81 1.1 hikaru bus_space_read_8(sc->sc_regt, sc->sc_regh, x) 82 1.1 hikaru #define PUTREG(sc, x, v) \ 83 1.1 hikaru bus_space_write_8(sc->sc_regt, sc->sc_regh, x, v) 84 1.1 hikaru 85 1.4 simonb CFATTACH_DECL_NEW(octeon_mpi, sizeof(struct octmpi_softc), 86 1.4 simonb octmpi_match, octmpi_attach, NULL, NULL); 87 1.1 hikaru 88 1.1 hikaru 89 1.1 hikaru static int 90 1.1 hikaru spi_print(void *aux, const char *pnp) 91 1.1 hikaru { 92 1.1 hikaru aprint_normal(" spi"); 93 1.1 hikaru return (UNCONF); 94 1.1 hikaru } 95 1.1 hikaru 96 1.1 hikaru static int 97 1.4 simonb octmpi_match(device_t parent, struct cfdata *cf, void *aux) 98 1.1 hikaru { 99 1.1 hikaru struct iobus_attach_args *aa = aux; 100 1.1 hikaru 101 1.1 hikaru if (strcmp(cf->cf_name, aa->aa_name) != 0) 102 1.1 hikaru return 0; 103 1.1 hikaru return 1; 104 1.1 hikaru } 105 1.1 hikaru 106 1.1 hikaru static void 107 1.4 simonb octmpi_attach(device_t parent, device_t self, void *aux) 108 1.1 hikaru { 109 1.4 simonb struct octmpi_softc *sc = device_private(self); 110 1.1 hikaru struct iobus_attach_args *aa = aux; 111 1.4 simonb struct octmpi_attach_args pa; 112 1.1 hikaru int status; 113 1.1 hikaru 114 1.1 hikaru sc->sc_regt = aa->aa_bust; 115 1.1 hikaru 116 1.1 hikaru /* 117 1.1 hikaru * Map registers. 118 1.1 hikaru */ 119 1.1 hikaru status = bus_space_map(sc->sc_regt, MPI_BASE, MPI_SIZE, 0, 120 1.1 hikaru &sc->sc_regh); 121 1.1 hikaru if (status != 0) 122 1.1 hikaru panic(": can't map register"); 123 1.1 hikaru 124 1.1 hikaru aprint_normal(": Octeon MPI/SPI Controller\n"); 125 1.1 hikaru 126 1.1 hikaru /* 127 1.1 hikaru * Initialize MPI/SPI Controller 128 1.1 hikaru */ 129 1.1 hikaru sc->ctrl.sc_bust = sc->sc_regt; 130 1.1 hikaru sc->ctrl.sc_bush = sc->sc_regh; 131 1.1 hikaru sc->ctrl.sct_cookie = sc; 132 1.4 simonb sc->ctrl.sct_configure = octmpi_configure; 133 1.4 simonb sc->ctrl.sct_read = octmpi_read; 134 1.4 simonb sc->ctrl.sct_write = octmpi_write; 135 1.4 simonb pa.octmpi_ctrl = &(sc->ctrl); 136 1.1 hikaru 137 1.1 hikaru /* Enable SPI mode */ 138 1.1 hikaru #if 0 139 1.4 simonb octmpi_reg_wr(sc, MPI_CFG_OFFSET, 140 1.1 hikaru (0x7d << MPI_CFG_CLKDIV_SHIFT) | MPI_CFG_CSENA | MPI_CFG_ENABLE | MPI_CFG_INT_ENA); 141 1.1 hikaru /* Enable device interrupts */ 142 1.5 simonb sc->sc_ih = octeon_intr_establish(CIU_INT_MPI, IPL_SERIAL, octmpi_intr, sc); 143 1.1 hikaru if (sc->sc_ih == NULL) 144 1.1 hikaru panic("l2sw: can't establish interrupt\n"); 145 1.1 hikaru #else 146 1.4 simonb octmpi_reg_wr(sc, MPI_CFG_OFFSET, 147 1.1 hikaru (0x7d << MPI_CFG_CLKDIV_SHIFT) | MPI_CFG_CSENA | MPI_CFG_ENABLE); 148 1.1 hikaru #endif 149 1.4 simonb octmpi_reg_wr(sc, MPI_TX_OFFSET, 0); 150 1.1 hikaru 151 1.6 thorpej config_found(&sc->sc_dev, &pa, spi_print, 152 1.7 thorpej CFARGS(.iattr = "octmpi")); 153 1.1 hikaru } 154 1.1 hikaru 155 1.1 hikaru #if 0 156 1.1 hikaru static int 157 1.4 simonb octmpi_intr(void *arg) 158 1.1 hikaru { 159 1.4 simonb struct octmpi_softc *sc = arg; 160 1.1 hikaru 161 1.4 simonb octmpi_recv(sc); 162 1.1 hikaru 163 1.1 hikaru /* Clear interrupts? */ 164 1.1 hikaru 165 1.1 hikaru return 1; 166 1.1 hikaru } 167 1.1 hikaru #endif 168 1.1 hikaru 169 1.1 hikaru void 170 1.4 simonb octmpi_read(void *parent, u_int cmd, u_int addr, size_t len, uint8_t *data) 171 1.1 hikaru { 172 1.4 simonb struct octmpi_softc *sc = (void *)parent; 173 1.1 hikaru int i; 174 1.1 hikaru 175 1.4 simonb octmpi_reg_wr(sc, MPI_DAT0_OFFSET, cmd); 176 1.4 simonb octmpi_reg_wr(sc, MPI_DAT1_OFFSET, addr); 177 1.1 hikaru 178 1.4 simonb octmpi_xfer(sc, 2, 2 + len); 179 1.1 hikaru 180 1.1 hikaru for (i = 0; i < (int)len; i++) 181 1.4 simonb data[i] = octmpi_reg_rd(sc, MPI_DAT2_OFFSET + i * 0x8); 182 1.1 hikaru } 183 1.1 hikaru 184 1.1 hikaru void 185 1.4 simonb octmpi_write(void *parent, u_int cmd, u_int addr, size_t len, uint8_t *data) 186 1.1 hikaru { 187 1.4 simonb struct octmpi_softc *sc = (void *)parent; 188 1.1 hikaru int i; 189 1.1 hikaru 190 1.4 simonb octmpi_reg_wr(sc, MPI_DAT0_OFFSET, cmd); 191 1.4 simonb octmpi_reg_wr(sc, MPI_DAT1_OFFSET, addr); 192 1.1 hikaru 193 1.1 hikaru for (i = 0; i < (int)len; i++) 194 1.4 simonb octmpi_reg_wr(sc, MPI_DAT2_OFFSET + i * 0x8, data[i]); 195 1.1 hikaru 196 1.4 simonb octmpi_xfer(sc, 2 + len, 2 + len); 197 1.1 hikaru } 198 1.1 hikaru 199 1.1 hikaru static void 200 1.4 simonb octmpi_xfer(struct octmpi_softc *sc, size_t tx, size_t total) 201 1.1 hikaru { 202 1.1 hikaru if (sc->sc_ops_cs_on != NULL) 203 1.1 hikaru (*sc->sc_ops_cs_on)(); 204 1.1 hikaru 205 1.4 simonb octmpi_reg_wr(sc, MPI_TX_OFFSET, 206 1.1 hikaru (tx << MPI_TX_TXNUM_SHIFT) | (total << MPI_TX_TOTNUM_SHIFT)); 207 1.4 simonb octmpi_wait(sc); 208 1.1 hikaru 209 1.1 hikaru if (sc->sc_ops_cs_off != NULL) 210 1.1 hikaru (*sc->sc_ops_cs_off)(); 211 1.1 hikaru } 212 1.1 hikaru 213 1.1 hikaru static void 214 1.4 simonb octmpi_wait(struct octmpi_softc *sc) 215 1.1 hikaru { 216 1.1 hikaru uint64_t tmp; 217 1.1 hikaru 218 1.1 hikaru /* XXX ltsleep & interrupt */ 219 1.4 simonb tmp = octmpi_reg_rd(sc, MPI_STS_OFFSET); 220 1.1 hikaru while (ISSET(tmp, MPI_STS_BUSY)) { 221 1.1 hikaru delay(10); 222 1.4 simonb tmp = octmpi_reg_rd(sc, MPI_STS_OFFSET); 223 1.1 hikaru } 224 1.1 hikaru } 225 1.1 hikaru 226 1.1 hikaru static inline uint64_t 227 1.4 simonb octmpi_reg_rd(struct octmpi_softc *sc, int offset) 228 1.1 hikaru { 229 1.4 simonb 230 1.1 hikaru return GETREG(sc, offset); 231 1.1 hikaru } 232 1.1 hikaru 233 1.1 hikaru static inline void 234 1.4 simonb octmpi_reg_wr(struct octmpi_softc *sc, int offset, uint64_t datum) 235 1.1 hikaru { 236 1.4 simonb 237 1.1 hikaru PUTREG(sc, offset, datum); 238 1.1 hikaru } 239 1.1 hikaru 240 1.1 hikaru int 241 1.4 simonb octmpi_configure(void *arg, void *cs_on, void *cs_off) 242 1.1 hikaru { 243 1.4 simonb struct octmpi_softc *sc = arg; 244 1.1 hikaru 245 1.1 hikaru sc->sc_ops_cs_on = cs_on; 246 1.1 hikaru sc->sc_ops_cs_off = cs_off; 247 1.1 hikaru 248 1.1 hikaru return 0; 249 1.1 hikaru } 250