1 1.10 simonb /* $NetBSD: octeon_pow.c,v 1.10 2020/06/23 05:15:33 simonb Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 hikaru * SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru #include <sys/cdefs.h> 30 1.10 simonb __KERNEL_RCSID(0, "$NetBSD: octeon_pow.c,v 1.10 2020/06/23 05:15:33 simonb Exp $"); 31 1.1 hikaru 32 1.1 hikaru #include <sys/param.h> 33 1.1 hikaru #include <sys/systm.h> 34 1.1 hikaru 35 1.1 hikaru #include <mips/include/locore.h> 36 1.1 hikaru #include <mips/cavium/octeonvar.h> 37 1.1 hikaru #include <mips/cavium/include/iobusvar.h> 38 1.1 hikaru #include <mips/cavium/dev/octeon_powreg.h> 39 1.1 hikaru #include <mips/cavium/dev/octeon_powvar.h> 40 1.1 hikaru 41 1.6 simonb void octpow_bootstrap(struct octeon_config *); 42 1.1 hikaru 43 1.6 simonb static void octpow_init(struct octpow_softc *); 44 1.6 simonb static void octpow_init_regs(struct octpow_softc *); 45 1.10 simonb static inline void octpow_config_int(struct octpow_softc *, int, 46 1.10 simonb uint64_t, uint64_t, uint64_t); 47 1.1 hikaru 48 1.6 simonb struct octpow_softc octpow_softc; 49 1.1 hikaru 50 1.1 hikaru /* -------------------------------------------------------------------------- */ 51 1.1 hikaru 52 1.1 hikaru /* ---- initialization and configuration */ 53 1.1 hikaru 54 1.1 hikaru void 55 1.6 simonb octpow_bootstrap(struct octeon_config *mcp) 56 1.1 hikaru { 57 1.6 simonb struct octpow_softc *sc = &octpow_softc; 58 1.1 hikaru 59 1.1 hikaru sc->sc_regt = &mcp->mc_iobus_bust; 60 1.1 hikaru /* XXX */ 61 1.1 hikaru 62 1.6 simonb octpow_init(sc); 63 1.1 hikaru } 64 1.1 hikaru 65 1.1 hikaru static inline void 66 1.6 simonb octpow_config_int(struct octpow_softc *sc, int group, uint64_t tc_thr, 67 1.6 simonb uint64_t ds_thr, uint64_t iq_thr) 68 1.1 hikaru { 69 1.7 simonb uint64_t wq_int_thr = 70 1.7 simonb POW_WQ_INT_THRX_TC_EN | 71 1.7 simonb __SHIFTIN(tc_thr, POW_WQ_INT_THRX_TC_THR) | 72 1.7 simonb __SHIFTIN(ds_thr, POW_WQ_INT_THRX_DS_THR) | 73 1.7 simonb __SHIFTIN(iq_thr, POW_WQ_INT_THRX_IQ_THR); 74 1.1 hikaru 75 1.1 hikaru _POW_WR8(sc, POW_WQ_INT_THR0_OFFSET + (group * 8), wq_int_thr); 76 1.1 hikaru } 77 1.1 hikaru 78 1.1 hikaru /* 79 1.1 hikaru * interrupt threshold configuration 80 1.1 hikaru * 81 1.1 hikaru * => DS / IQ 82 1.1 hikaru * => ... 83 1.1 hikaru * => time counter threshold 84 1.1 hikaru * => unit is 1msec 85 1.1 hikaru * => each group can set timeout 86 1.1 hikaru * => temporary disable bit 87 1.1 hikaru * => use CIU generic timer 88 1.1 hikaru */ 89 1.1 hikaru 90 1.1 hikaru void 91 1.6 simonb octpow_config(struct octpow_softc *sc, int group) 92 1.1 hikaru { 93 1.1 hikaru 94 1.6 simonb octpow_config_int(sc, group, 95 1.1 hikaru 0x0f, /* TC */ 96 1.1 hikaru 0x00, /* DS */ 97 1.1 hikaru 0x00); /* IQ */ 98 1.1 hikaru } 99 1.1 hikaru 100 1.1 hikaru void 101 1.6 simonb octpow_init(struct octpow_softc *sc) 102 1.1 hikaru { 103 1.6 simonb octpow_init_regs(sc); 104 1.1 hikaru 105 1.1 hikaru sc->sc_int_pc_base = 10000; 106 1.6 simonb octpow_config_int_pc(sc, sc->sc_int_pc_base); 107 1.1 hikaru } 108 1.1 hikaru 109 1.1 hikaru void 110 1.6 simonb octpow_init_regs(struct octpow_softc *sc) 111 1.1 hikaru { 112 1.1 hikaru int status; 113 1.1 hikaru 114 1.1 hikaru status = bus_space_map(sc->sc_regt, POW_BASE, POW_SIZE, 0, 115 1.1 hikaru &sc->sc_regh); 116 1.1 hikaru if (status != 0) 117 1.1 hikaru panic("can't map %s space", "pow register"); 118 1.1 hikaru } 119