Home | History | Annotate | Line # | Download | only in dev
octeon_twsireg.h revision 1.2
      1  1.2  simonb /*	$NetBSD: octeon_twsireg.h,v 1.2 2020/06/18 13:52:08 simonb Exp $	*/
      2  1.1  hikaru 
      3  1.1  hikaru /*
      4  1.1  hikaru  * Copyright (c) 2007 Internet Initiative Japan, Inc.
      5  1.1  hikaru  * All rights reserved.
      6  1.1  hikaru  *
      7  1.1  hikaru  * Redistribution and use in source and binary forms, with or without
      8  1.1  hikaru  * modification, are permitted provided that the following conditions
      9  1.1  hikaru  * are met:
     10  1.1  hikaru  * 1. Redistributions of source code must retain the above copyright
     11  1.1  hikaru  *    notice, this list of conditions and the following disclaimer.
     12  1.1  hikaru  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  hikaru  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  hikaru  *    documentation and/or other materials provided with the distribution.
     15  1.1  hikaru  *
     16  1.1  hikaru  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     17  1.1  hikaru  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     18  1.1  hikaru  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19  1.1  hikaru  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     20  1.1  hikaru  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21  1.1  hikaru  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22  1.1  hikaru  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23  1.1  hikaru  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24  1.1  hikaru  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  hikaru  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  hikaru  * SUCH DAMAGE.
     27  1.1  hikaru  */
     28  1.1  hikaru 
     29  1.1  hikaru /*
     30  1.1  hikaru  * TWSI Registers
     31  1.1  hikaru  */
     32  1.1  hikaru 
     33  1.1  hikaru #ifndef _OCTEON_TWSIREG_H_
     34  1.1  hikaru #define _OCTEON_TWSIREG_H_
     35  1.1  hikaru 
     36  1.1  hikaru /* ---- register addresses */
     37  1.1  hikaru 
     38  1.1  hikaru #define	MIO_TWS_SW_TWSI				0x0001180000001000ULL
     39  1.1  hikaru #define	MIO_TWS_TWSI_SW				0x0001180000001008ULL
     40  1.1  hikaru #define	MIO_TWS_INT				0x0001180000001010ULL
     41  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT			0x0001180000001018ULL
     42  1.1  hikaru 
     43  1.1  hikaru /* ---- register bits */
     44  1.1  hikaru 
     45  1.1  hikaru #define	MIO_TWS_SW_TWSI_V			UINT64_C(0x8000000000000000)
     46  1.1  hikaru #define	MIO_TWS_SW_TWSI_SLONLY			UINT64_C(0x4000000000000000)
     47  1.1  hikaru #define	MIO_TWS_SW_TWSI_EIA			UINT64_C(0x2000000000000000)
     48  1.1  hikaru #define	MIO_TWS_SW_TWSI_OP			UINT64_C(0x1e00000000000000)
     49  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_ONE		  0
     50  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_MCLK		  4
     51  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_EXTEND		  6
     52  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_FOUR		  8
     53  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_COMBR		  1
     54  1.2  simonb #define	  MIO_TWS_SW_TWSI_OP_10BIT		  2
     55  1.1  hikaru #define	MIO_TWS_SW_TWSI_R			UINT64_C(0x0100000000000000)
     56  1.1  hikaru #define	MIO_TWS_SW_TWSI_SOVR			UINT64_C(0x0080000000000000)
     57  1.1  hikaru #define	MIO_TWS_SW_TWSI_SIZE			UINT64_C(0x0070000000000000)
     58  1.1  hikaru #define	MIO_TWS_SW_TWSI_SCR			UINT64_C(0x000c000000000000)
     59  1.1  hikaru #define	MIO_TWS_SW_TWSI_A			UINT64_C(0x0003ff0000000000)
     60  1.1  hikaru #define	MIO_TWS_SW_TWSI_IA			UINT64_C(0x000000f800000000)
     61  1.1  hikaru #define	MIO_TWS_SW_TWSI_EOP_IA			UINT64_C(0x0000000700000000)
     62  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_SLAVE_ADD	  0
     63  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_DATA	  1
     64  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_CTL	  2
     65  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_CLKCTL	  3
     66  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_STAT	  3
     67  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_SLAVE_ADD_EXT 4
     68  1.2  simonb #define	  MIO_TWS_SW_TWSI_EOP_IA_TWSI_RST	  7
     69  1.1  hikaru #define	MIO_TWS_SW_TWSI_D			UINT64_C(0x00000000ffffffff)
     70  1.1  hikaru 
     71  1.1  hikaru #define	MIO_TWS_TWSI_SW_V			UINT64_C(0xc000000000000000)
     72  1.1  hikaru #define	MIO_TWS_TWSI_SW_XXX_61_32		UINT64_C(0x3fffffff00000000)
     73  1.1  hikaru #define	MIO_TWS_TWSI_SW_D			UINT64_C(0x00000000ffffffff)
     74  1.1  hikaru 
     75  1.1  hikaru #define	MIO_TWS_INT_XXX_63_12			UINT64_C(0xfffffffffffff000)
     76  1.1  hikaru #define	MIO_TWS_INT_SCL				UINT64_C(0x0000000000000800)
     77  1.1  hikaru #define	MIO_TWS_INT_SDA				UINT64_C(0x0000000000000400)
     78  1.1  hikaru #define	MIO_TWS_INT_SCL_OVR			UINT64_C(0x0000000000000200)
     79  1.1  hikaru #define	MIO_TWS_INT_SDA_OVR			UINT64_C(0x0000000000000100)
     80  1.1  hikaru #define	MIO_TWS_INT_XXX_7			UINT64_C(0x0000000000000080)
     81  1.1  hikaru #define	MIO_TWS_INT_CORE_EN			UINT64_C(0x0000000000000040)
     82  1.1  hikaru #define	MIO_TWS_INT_TS_EN			UINT64_C(0x0000000000000020)
     83  1.1  hikaru #define	MIO_TWS_INT_ST_EN			UINT64_C(0x0000000000000010)
     84  1.1  hikaru #define	MIO_TWS_INT_XXX_3			UINT64_C(0x0000000000000008)
     85  1.1  hikaru #define	MIO_TWS_INT_CORE_INT			UINT64_C(0x0000000000000004)
     86  1.1  hikaru #define	MIO_TWS_INT_TS_INT			UINT64_C(0x0000000000000002)
     87  1.1  hikaru #define	MIO_TWS_INT_ST_INT			UINT64_C(0x0000000000000001)
     88  1.1  hikaru 
     89  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT_XXX_63_40		UINT64_C(0xffffff0000000000)
     90  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT_IA			UINT64_C(0x000000ff00000000)
     91  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT_D			UINT64_C(0x00000000ffffffff)
     92  1.1  hikaru 
     93  1.1  hikaru /*
     94  1.1  hikaru  * TWSI Control Registers
     95  1.1  hikaru  */
     96  1.1  hikaru 
     97  1.1  hikaru /* TWSI Slave Address Registers */
     98  1.1  hikaru 
     99  1.1  hikaru #define	TWSI_SLAVE_ADD_ADDR			0xfe
    100  1.1  hikaru #define	TWSI_SLAVE_ADD_GCE			UINT8_C(0x01)
    101  1.1  hikaru 
    102  1.1  hikaru /* TWSI Slave Extended-Address Registers */
    103  1.1  hikaru 
    104  1.1  hikaru /* TWSI Data Register */
    105  1.1  hikaru 
    106  1.1  hikaru /* TWSI Control Register */
    107  1.1  hikaru 
    108  1.1  hikaru #define	TWSI_CTL_CE				UINT8_C(0x80)
    109  1.1  hikaru #define	TWSI_CTL_ENAB				UINT8_C(0x40)
    110  1.1  hikaru #define	TWSI_CTL_STA				UINT8_C(0x20)
    111  1.1  hikaru #define	TWSI_CTL_STP				UINT8_C(0x10)
    112  1.1  hikaru #define	TWSI_CTL_IFLG				UINT8_C(0x08)
    113  1.1  hikaru #define	TWSI_CTL_AAK				UINT8_C(0x04)
    114  1.1  hikaru #define	TWSI_CTL_XXX_1_0			0x03
    115  1.1  hikaru 
    116  1.1  hikaru /* TWSI Status Register */
    117  1.1  hikaru 
    118  1.1  hikaru /* ---- snprintb */
    119  1.1  hikaru 
    120  1.1  hikaru #define	MIO_TWS_SW_TWSI_BITS \
    121  1.1  hikaru 	"\177"		/* new format */ \
    122  1.1  hikaru 	"\020"		/* hex display */ \
    123  1.1  hikaru 	"\020"		/* %016x format */ \
    124  1.1  hikaru 	"b\x3f"		"V\0" \
    125  1.1  hikaru 	"b\x3e"		"SLONLY\0" \
    126  1.1  hikaru 	"b\x3d"		"EIA\0" \
    127  1.1  hikaru 	"f\x39\x04"	"OP\0" \
    128  1.1  hikaru 	"b\x38"		"R\0" \
    129  1.1  hikaru 	"b\x37"		"SOVR\0" \
    130  1.1  hikaru 	"f\x34\x03"	"SIZE\0" \
    131  1.1  hikaru 	"f\x32\x02"	"SCR\0" \
    132  1.1  hikaru 	"f\x28\x0a"	"A\0" \
    133  1.1  hikaru 	"f\x23\x05"	"IA\0" \
    134  1.1  hikaru 	"f\x20\x03"	"EOP_IA\0" \
    135  1.1  hikaru 	"f\x00\x20"	"D\0"
    136  1.1  hikaru 
    137  1.1  hikaru #define	MIO_TWS_TWSI_SW_BITS \
    138  1.1  hikaru 	"\177"		/* new format */ \
    139  1.1  hikaru 	"\020"		/* hex display */ \
    140  1.1  hikaru 	"\020"		/* %016x format */ \
    141  1.1  hikaru 	"f\x3e\x02"	"V\0" \
    142  1.1  hikaru 	"f\x00\x20"	"D\0"
    143  1.1  hikaru 
    144  1.1  hikaru #define	MIO_TWS_INT_BITS \
    145  1.1  hikaru 	"\177"		/* new format */ \
    146  1.1  hikaru 	"\020"		/* hex display */ \
    147  1.1  hikaru 	"\020"		/* %016x format */ \
    148  1.1  hikaru 	"b\x0b"		"SCL\0" \
    149  1.1  hikaru 	"b\x0a"		"SDA\0" \
    150  1.1  hikaru 	"b\x09"		"SCL_OVR\0" \
    151  1.1  hikaru 	"b\x08"		"SDA_OVR\0" \
    152  1.1  hikaru 	"b\x06"		"CORE_EN\0" \
    153  1.1  hikaru 	"b\x05"		"TS_EN\0" \
    154  1.1  hikaru 	"b\x04"		"ST_EN\0" \
    155  1.1  hikaru 	"b\x02"		"CORE_INT\0" \
    156  1.1  hikaru 	"b\x01"		"TS_INT\0" \
    157  1.1  hikaru 	"b\x00"		"ST_INT\0"
    158  1.1  hikaru 
    159  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT_BITS \
    160  1.1  hikaru 	"\177"		/* new format */ \
    161  1.1  hikaru 	"\020"		/* hex display */ \
    162  1.1  hikaru 	"\020"		/* %016x format */ \
    163  1.1  hikaru 	"f\x20\x08"	"IA\0" \
    164  1.1  hikaru 	"f\x00\x20"	"D\0"
    165  1.1  hikaru 
    166  1.1  hikaru /* ---- bus_space */
    167  1.1  hikaru 
    168  1.1  hikaru #define	MIO_TWS_NUNITS				1
    169  1.1  hikaru #define	MIO_TWS_BASE_0				0x0001180000001000ULL
    170  1.1  hikaru #define	MIO_TWS_SIZE				0x0020
    171  1.1  hikaru 
    172  1.1  hikaru #define	MIO_TWS_SW_TWSI_OFFSET			0x0000
    173  1.1  hikaru #define	MIO_TWS_TWSI_SW_OFFSET			0x0008
    174  1.1  hikaru #define	MIO_TWS_INT_OFFSET			0x0010
    175  1.1  hikaru #define	MIO_TWS_SW_TWSI_EXT_OFFSET		0x0018
    176  1.1  hikaru 
    177  1.1  hikaru #endif /* _OCTEON_TWSIREG_H_ */
    178