octeon_uart.c revision 1.10 1 1.10 martin /* $NetBSD: octeon_uart.c,v 1.10 2022/01/26 18:57:55 martin Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*
4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * Redistribution and use in source and binary forms, with or without
8 1.1 hikaru * modification, are permitted provided that the following conditions
9 1.1 hikaru * are met:
10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
11 1.1 hikaru * notice, this list of conditions and the following disclaimer.
12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
14 1.1 hikaru * documentation and/or other materials provided with the distribution.
15 1.1 hikaru *
16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 hikaru * SUCH DAMAGE.
27 1.1 hikaru */
28 1.1 hikaru
29 1.1 hikaru #include <sys/cdefs.h>
30 1.10 martin __KERNEL_RCSID(0, "$NetBSD: octeon_uart.c,v 1.10 2022/01/26 18:57:55 martin Exp $");
31 1.1 hikaru
32 1.1 hikaru #include <sys/param.h>
33 1.1 hikaru #include <sys/systm.h>
34 1.1 hikaru #include <sys/types.h>
35 1.1 hikaru #include <sys/device.h>
36 1.1 hikaru #include <sys/tty.h>
37 1.1 hikaru
38 1.1 hikaru #include <sys/bus.h>
39 1.1 hikaru #include <sys/cpu.h>
40 1.1 hikaru #include <machine/intr.h>
41 1.1 hikaru
42 1.9 simonb #include <dev/cons.h>
43 1.1 hikaru #include <dev/ic/comreg.h>
44 1.1 hikaru #include <dev/ic/comvar.h>
45 1.1 hikaru
46 1.1 hikaru #include <mips/cavium/include/iobusvar.h>
47 1.1 hikaru #include <mips/cavium/dev/octeon_uartreg.h>
48 1.9 simonb #include <mips/cavium/dev/octeon_uartvar.h>
49 1.1 hikaru #include <mips/cavium/dev/octeon_ciureg.h>
50 1.1 hikaru
51 1.5 simonb struct octuart_iobus_softc {
52 1.1 hikaru struct com_softc sc_com;
53 1.1 hikaru int sc_irq;
54 1.1 hikaru void *sc_ih;
55 1.1 hikaru };
56 1.1 hikaru
57 1.5 simonb static int octuart_iobus_match(device_t, struct cfdata *, void *);
58 1.5 simonb static void octuart_iobus_attach(device_t, device_t, void *);
59 1.5 simonb static int octuart_com_enable(struct com_softc *);
60 1.5 simonb static void octuart_com_disable(struct com_softc *);
61 1.1 hikaru
62 1.9 simonb /* octputc() is not declared static so it can be used for debugging elsewhere */
63 1.9 simonb void octputc(dev_t, int);
64 1.1 hikaru
65 1.1 hikaru /* XXX */
66 1.5 simonb const bus_addr_t octuart_com_bases[] = {
67 1.1 hikaru MIO_UART0_BASE,
68 1.1 hikaru MIO_UART1_BASE
69 1.1 hikaru };
70 1.5 simonb const struct com_regs octuart_com_regs = {
71 1.1 hikaru .cr_map = {
72 1.1 hikaru [COM_REG_RXDATA] = MIO_UART_RBR_OFFSET,
73 1.1 hikaru [COM_REG_TXDATA] = MIO_UART_THR_OFFSET,
74 1.1 hikaru [COM_REG_DLBL] = MIO_UART_DLL_OFFSET,
75 1.1 hikaru [COM_REG_DLBH] = MIO_UART_DLH_OFFSET,
76 1.1 hikaru [COM_REG_IER] = MIO_UART_IER_OFFSET,
77 1.1 hikaru [COM_REG_IIR] = MIO_UART_IIR_OFFSET,
78 1.1 hikaru [COM_REG_FIFO] = MIO_UART_FCR_OFFSET,
79 1.1 hikaru [COM_REG_EFR] = 0,
80 1.1 hikaru [COM_REG_LCR] = MIO_UART_LCR_OFFSET,
81 1.1 hikaru [COM_REG_MCR] = MIO_UART_MCR_OFFSET,
82 1.1 hikaru [COM_REG_LSR] = MIO_UART_LSR_OFFSET,
83 1.1 hikaru [COM_REG_MSR] = MIO_UART_MSR_OFFSET,
84 1.1 hikaru #if 0 /* XXX COM_TYPE_16750_NOERS */
85 1.1 hikaru [COM_REG_USR] = MIO_UART_USR_OFFSET,
86 1.1 hikaru [COM_REG_SRR] = MIO_UART_SRR_OFFSET
87 1.1 hikaru #endif
88 1.1 hikaru }
89 1.1 hikaru };
90 1.1 hikaru
91 1.5 simonb CFATTACH_DECL_NEW(com_iobus, sizeof(struct octuart_iobus_softc),
92 1.5 simonb octuart_iobus_match, octuart_iobus_attach, NULL, NULL);
93 1.1 hikaru
94 1.9 simonb static int
95 1.5 simonb octuart_iobus_match(device_t parent, struct cfdata *cf, void *aux)
96 1.1 hikaru {
97 1.1 hikaru struct iobus_attach_args *aa = aux;
98 1.1 hikaru int result = 0;
99 1.1 hikaru
100 1.1 hikaru if (strcmp(cf->cf_name, aa->aa_name) != 0)
101 1.1 hikaru goto out;
102 1.1 hikaru if (cf->cf_unit != aa->aa_unitno)
103 1.1 hikaru goto out;
104 1.1 hikaru result = 1;
105 1.1 hikaru
106 1.1 hikaru out:
107 1.1 hikaru return result;
108 1.1 hikaru }
109 1.1 hikaru
110 1.9 simonb static void
111 1.5 simonb octuart_iobus_attach(device_t parent, device_t self, void *aux)
112 1.1 hikaru {
113 1.5 simonb struct octuart_iobus_softc *sc = device_private(self);
114 1.1 hikaru struct com_softc *sc_com = &sc->sc_com;
115 1.1 hikaru struct iobus_attach_args *aa = aux;
116 1.1 hikaru int status;
117 1.1 hikaru
118 1.1 hikaru sc_com->sc_dev = self;
119 1.10 martin com_init_regs(&sc_com->sc_regs, aa->aa_bust, 0, aa->aa_unit->addr);
120 1.10 martin memcpy(sc_com->sc_regs.cr_map, octuart_com_regs.cr_map,
121 1.10 martin sizeof(octuart_com_regs.cr_map));
122 1.1 hikaru
123 1.1 hikaru sc->sc_irq = aa->aa_unit->irq;
124 1.1 hikaru
125 1.1 hikaru status = bus_space_map(
126 1.1 hikaru aa->aa_bust,
127 1.1 hikaru aa->aa_unit->addr,
128 1.1 hikaru COM_NPORTS,
129 1.1 hikaru 0,
130 1.1 hikaru &sc_com->sc_regs.cr_ioh);
131 1.1 hikaru if (status != 0) {
132 1.1 hikaru aprint_error(": can't map i/o space\n");
133 1.1 hikaru return;
134 1.1 hikaru }
135 1.1 hikaru
136 1.1 hikaru sc_com->sc_type = COM_TYPE_16550_NOERS;
137 1.6 simonb sc_com->sc_frequency = octeon_ioclock_speed();
138 1.5 simonb sc_com->enable = octuart_com_enable;
139 1.5 simonb sc_com->disable = octuart_com_disable;
140 1.1 hikaru
141 1.5 simonb octuart_com_enable(sc_com);
142 1.1 hikaru sc_com->enabled = 1;
143 1.1 hikaru
144 1.1 hikaru com_attach_subr(sc_com);
145 1.1 hikaru
146 1.8 simonb sc->sc_ih = octeon_intr_establish(CIU_INT_UART_0 + device_unit(self),
147 1.2 matt IPL_SERIAL, comintr, sc_com);
148 1.1 hikaru if (sc->sc_ih == NULL)
149 1.1 hikaru panic("%s: can't establish interrupt\n",
150 1.1 hikaru device_xname(self));
151 1.1 hikaru
152 1.1 hikaru /* XXX disable if kgdb? */
153 1.1 hikaru }
154 1.1 hikaru
155 1.9 simonb static int
156 1.5 simonb octuart_com_enable(struct com_softc *sc_com)
157 1.1 hikaru {
158 1.1 hikaru struct com_regs *regsp = &sc_com->sc_regs;
159 1.1 hikaru
160 1.1 hikaru /* XXX Clear old busy detect interrupts */
161 1.1 hikaru bus_space_read_1(regsp->cr_iot, regsp->cr_ioh,
162 1.1 hikaru MIO_UART_USR_OFFSET);
163 1.1 hikaru
164 1.1 hikaru return 0;
165 1.1 hikaru }
166 1.1 hikaru
167 1.9 simonb static void
168 1.5 simonb octuart_com_disable(struct com_softc *sc_com)
169 1.1 hikaru {
170 1.1 hikaru /*
171 1.1 hikaru * XXX chip specific procedure
172 1.1 hikaru */
173 1.1 hikaru }
174 1.1 hikaru
175 1.1 hikaru
176 1.1 hikaru #ifndef CONMODE
177 1.1 hikaru #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
178 1.1 hikaru #endif
179 1.1 hikaru
180 1.1 hikaru int
181 1.5 simonb octuart_com_cnattach(bus_space_tag_t bust, int portno, int speed)
182 1.1 hikaru {
183 1.1 hikaru struct com_regs regs;
184 1.1 hikaru
185 1.10 martin com_init_regs(®s, bust, 0, octuart_com_bases[portno]);
186 1.10 martin memcpy(regs.cr_map, octuart_com_regs.cr_map,
187 1.10 martin sizeof(octuart_com_regs.cr_map));
188 1.1 hikaru
189 1.1 hikaru return comcnattach1(
190 1.1 hikaru ®s,
191 1.1 hikaru speed,
192 1.6 simonb octeon_ioclock_speed(),
193 1.1 hikaru COM_TYPE_16550_NOERS,
194 1.1 hikaru CONMODE);
195 1.1 hikaru }
196 1.9 simonb
197 1.9 simonb
198 1.9 simonb /*
199 1.9 simonb * A very simple output-only console so early printf() can work.
200 1.9 simonb */
201 1.9 simonb struct consdev early_console = {
202 1.9 simonb .cn_putc = octputc,
203 1.9 simonb .cn_pollc = nullcnpollc,
204 1.9 simonb .cn_dev = makedev(0, 0),
205 1.9 simonb .cn_pri = CN_DEAD
206 1.9 simonb };
207 1.9 simonb static int early_comcnrate;
208 1.9 simonb
209 1.9 simonb void
210 1.9 simonb octputc(dev_t dev, int c)
211 1.9 simonb {
212 1.9 simonb
213 1.9 simonb octeon_xkphys_write_8(MIO_UART0_RBR, (uint8_t)c);
214 1.9 simonb delay(1000000 / (early_comcnrate / 10)); /* wait for char to drain */
215 1.9 simonb }
216 1.9 simonb
217 1.9 simonb void
218 1.9 simonb octuart_early_cnattach(int rate)
219 1.9 simonb {
220 1.9 simonb
221 1.9 simonb early_comcnrate = rate;
222 1.9 simonb cn_tab = &early_console;
223 1.9 simonb }
224