1 1.3 simonb /* $NetBSD: octeon_usbnreg.h,v 1.3 2020/06/23 05:14:18 simonb Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 hikaru * SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru /* 30 1.1 hikaru * USBN Registers 31 1.1 hikaru */ 32 1.1 hikaru 33 1.1 hikaru #ifndef _OCTEON_USBNREG_H_ 34 1.1 hikaru #define _OCTEON_USBNREG_H_ 35 1.1 hikaru 36 1.1 hikaru /* ---- register addresses */ 37 1.1 hikaru 38 1.1 hikaru #define USBN_INT_SUM 0x0001180068000000ULL 39 1.1 hikaru #define USBN_INT_ENB 0x0001180068000008ULL 40 1.1 hikaru #define USBN_CLK_CTL 0x0001180068000010ULL 41 1.1 hikaru #define USBN_USBP_CTL_STATUS 0x0001180068000018ULL 42 1.1 hikaru #define USBN_BIST_STATUS 0x00011800680007f8ULL 43 1.1 hikaru #define USBN_CTL_STATUS 0x00016F0000000800ULL 44 1.1 hikaru #define USBN_DMA_TEST 0x00016F0000000808ULL 45 1.1 hikaru #define USBN_DMA0_INB_CHN0 0x00016F0000000818ULL 46 1.1 hikaru #define USBN_DMA0_INB_CHN1 0x00016F0000000820ULL 47 1.1 hikaru #define USBN_DMA0_INB_CHN2 0x00016F0000000828ULL 48 1.1 hikaru #define USBN_DMA0_INB_CHN3 0x00016F0000000830ULL 49 1.1 hikaru #define USBN_DMA0_INB_CHN4 0x00016F0000000838ULL 50 1.1 hikaru #define USBN_DMA0_INB_CHN5 0x00016F0000000840ULL 51 1.1 hikaru #define USBN_DMA0_INB_CHN6 0x00016F0000000848ULL 52 1.1 hikaru #define USBN_DMA0_INB_CHN7 0x00016F0000000850ULL 53 1.1 hikaru #define USBN_DMA0_OUTB_CHN0 0x00016F0000000858ULL 54 1.1 hikaru #define USBN_DMA0_OUTB_CHN1 0x00016F0000000860ULL 55 1.1 hikaru #define USBN_DMA0_OUTB_CHN2 0x00016F0000000868ULL 56 1.1 hikaru #define USBN_DMA0_OUTB_CHN3 0x00016F0000000870ULL 57 1.1 hikaru #define USBN_DMA0_OUTB_CHN4 0x00016F0000000878ULL 58 1.1 hikaru #define USBN_DMA0_OUTB_CHN5 0x00016F0000000880ULL 59 1.1 hikaru #define USBN_DMA0_OUTB_CHN6 0x00016F0000000888ULL 60 1.1 hikaru #define USBN_DMA0_OUTB_CHN7 0x00016F0000000890ULL 61 1.1 hikaru 62 1.1 hikaru /* ---- register bits */ 63 1.1 hikaru 64 1.1 hikaru /* for USBN_INT_SUM and USBN_INT_ENB */ 65 1.1 hikaru #define USBN_INT_XXX_63_38 UINT64_C(0xffffffc000000000) 66 1.1 hikaru #define USBN_INT_ND4O_DPF UINT64_C(0x0000002000000000) 67 1.1 hikaru #define USBN_INT_ND4O_DPE UINT64_C(0x0000001000000000) 68 1.1 hikaru #define USBN_INT_ND4O_RPF UINT64_C(0x0000000800000000) 69 1.1 hikaru #define USBN_INT_ND4O_RPE UINT64_C(0x0000000400000000) 70 1.1 hikaru #define USBN_INT_LTL_F_PF UINT64_C(0x0000000200000000) 71 1.1 hikaru #define USBN_INT_LTL_F_PE UINT64_C(0x0000000100000000) 72 1.1 hikaru #define USBN_INT_U2N_C_PE UINT64_C(0x0000000080000000) 73 1.1 hikaru #define USBN_INT_U2N_C_PF UINT64_C(0x0000000040000000) 74 1.1 hikaru #define USBN_INT_U2N_D_PF UINT64_C(0x0000000020000000) 75 1.1 hikaru #define USBN_INT_U2N_D_PE UINT64_C(0x0000000010000000) 76 1.1 hikaru #define USBN_INT_N2U_PE UINT64_C(0x0000000008000000) 77 1.1 hikaru #define USBN_INT_N2U_PF UINT64_C(0x0000000004000000) 78 1.1 hikaru #define USBN_INT_UOD_PF UINT64_C(0x0000000002000000) 79 1.1 hikaru #define USBN_INT_UOD_PE UINT64_C(0x0000000001000000) 80 1.1 hikaru #define USBN_INT_RQ_Q3_E UINT64_C(0x0000000000800000) 81 1.1 hikaru #define USBN_INT_RQ_Q3_F UINT64_C(0x0000000000400000) 82 1.1 hikaru #define USBN_INT_RQ_Q2_E UINT64_C(0x0000000000200000) 83 1.1 hikaru #define USBN_INT_RQ_Q2_F UINT64_C(0x0000000000100000) 84 1.1 hikaru #define USBN_INT_RG_FI_F UINT64_C(0x0000000000080000) 85 1.1 hikaru #define USBN_INT_RG_FI_E UINT64_C(0x0000000000040000) 86 1.1 hikaru #define USBN_INT_LT_FI_F UINT64_C(0x0000000000020000) 87 1.1 hikaru #define USBN_INT_LT_FI_E UINT64_C(0x0000000000010000) 88 1.1 hikaru #define USBN_INT_L2C_A_F UINT64_C(0x0000000000008000) 89 1.1 hikaru #define USBN_INT_L2C_S_E UINT64_C(0x0000000000004000) 90 1.1 hikaru #define USBN_INT_DCRED_F UINT64_C(0x0000000000002000) 91 1.1 hikaru #define USBN_INT_DCRED_E UINT64_C(0x0000000000001000) 92 1.1 hikaru #define USBN_INT_LT_PU_F UINT64_C(0x0000000000000800) 93 1.1 hikaru #define USBN_INT_LT_PO_E UINT64_C(0x0000000000000400) 94 1.1 hikaru #define USBN_INT_NT_PU_F UINT64_C(0x0000000000000200) 95 1.1 hikaru #define USBN_INT_NT_PO_E UINT64_C(0x0000000000000100) 96 1.1 hikaru #define USBN_INT_PT_PU_F UINT64_C(0x0000000000000080) 97 1.1 hikaru #define USBN_INT_PT_PO_E UINT64_C(0x0000000000000040) 98 1.1 hikaru #define USBN_INT_LR_PU_F UINT64_C(0x0000000000000020) 99 1.1 hikaru #define USBN_INT_LR_PO_E UINT64_C(0x0000000000000010) 100 1.1 hikaru #define USBN_INT_NR_PU_F UINT64_C(0x0000000000000008) 101 1.1 hikaru #define USBN_INT_NR_PO_E UINT64_C(0x0000000000000004) 102 1.1 hikaru #define USBN_INT_PR_PU_F UINT64_C(0x0000000000000002) 103 1.1 hikaru #define USBN_INT_PR_PO_E UINT64_C(0x0000000000000001) 104 1.1 hikaru 105 1.1 hikaru #define USBN_CLK_CTL_XXX_63_18 UINT64_C(0xfffffffffffc0000) 106 1.1 hikaru #define USBN_CLK_CTL_HCLK_RST UINT64_C(0x0000000000020000) 107 1.1 hikaru #define USBN_CLK_CTL_P_X_ON UINT64_C(0x0000000000010000) 108 1.1 hikaru #define USBN_CLK_CTL_P_RCLK UINT64_C(0x0000000000008000) 109 1.1 hikaru #define USBN_CLK_CTL_P_XENBN UINT64_C(0x0000000000004000) 110 1.1 hikaru #define USBN_CLK_CTL_P_COM_ON UINT64_C(0x0000000000002000) 111 1.1 hikaru #define USBN_CLK_CTL_P_C_SEL UINT64_C(0x0000000000001800) 112 1.3 simonb #define USBN_CLK_CTL_P_C_SEL_12MHZ 0 113 1.3 simonb #define USBN_CLK_CTL_P_C_SEL_24MHZ 1 114 1.3 simonb #define USBN_CLK_CTL_P_C_SEL_48MHZ 2 115 1.1 hikaru #define USBN_CLK_CTL_CDIV_BYP UINT64_C(0x0000000000000400) 116 1.1 hikaru #define USBN_CLK_CTL_SD_MODE UINT64_C(0x0000000000000300) 117 1.1 hikaru #define USBN_CLK_CTL_S_BIST UINT64_C(0x0000000000000080) 118 1.1 hikaru #define USBN_CLK_CTL_POR UINT64_C(0x0000000000000040) 119 1.1 hikaru #define USBN_CLK_CTL_ENABLE UINT64_C(0x0000000000000020) 120 1.1 hikaru #define USBN_CLK_CTL_PRST UINT64_C(0x0000000000000010) 121 1.1 hikaru #define USBN_CLK_CTL_HRST UINT64_C(0x0000000000000008) 122 1.1 hikaru #define USBN_CLK_CTL_DIVIDE UINT64_C(0x0000000000000007) 123 1.1 hikaru /* CN50xx extension */ 124 1.1 hikaru #define USBN_CLK_CTL_DIVIDE2 UINT64_C(0x00000000000c0000) 125 1.1 hikaru #define USBN_CLK_CTL_P_RTYPE UINT64_C(0x000000000000c000) 126 1.1 hikaru 127 1.1 hikaru #define USBN_USBP_CTL_STATUS_XXX_63_38 UINT64_C(0xffffffc000000000) 128 1.1 hikaru #define USBN_USBP_CTL_STATUS_BIST_DONE UINT64_C(0x0000002000000000) 129 1.1 hikaru #define USBN_USBP_CTL_STATUS_BIST_ERR UINT64_C(0x0000001000000000) 130 1.1 hikaru #define USBN_USBP_CTL_STATUS_TDATA_OUT UINT64_C(0x0000000f00000000) 131 1.1 hikaru #define USBN_USBP_CTL_STATUS_SPARES UINT64_C(0x00000000e0000000) 132 1.1 hikaru #define USBN_USBP_CTL_STATUS_USBC_END UINT64_C(0x0000000010000000) 133 1.1 hikaru #define USBN_USBP_CTL_STATUS_USBP_BIST UINT64_C(0x0000000008000000) 134 1.1 hikaru #define USBN_USBP_CTL_STATUS_TCLK UINT64_C(0x0000000004000000) 135 1.1 hikaru #define USBN_USBP_CTL_STATUS_DP_PULLD UINT64_C(0x0000000002000000) 136 1.1 hikaru #define USBN_USBP_CTL_STATUS_DM_PULLD UINT64_C(0x0000000001000000) 137 1.1 hikaru #define USBN_USBP_CTL_STATUS_HST_MODE UINT64_C(0x0000000000800000) 138 1.1 hikaru #define USBN_USBP_CTL_STATUS_TUNING UINT64_C(0x0000000000780000) 139 1.1 hikaru #define USBN_USBP_CTL_STATUS_TX_BS_ENH UINT64_C(0x0000000000040000) 140 1.1 hikaru #define USBN_USBP_CTL_STATUS_TX_BS_EN UINT64_C(0x0000000000020000) 141 1.1 hikaru #define USBN_USBP_CTL_STATUS_LOOP_ENB UINT64_C(0x0000000000010000) 142 1.1 hikaru #define USBN_USBP_CTL_STATUS_VTEST_ENB UINT64_C(0x0000000000008000) 143 1.1 hikaru #define USBN_USBP_CTL_STATUS_BIST_ENB UINT64_C(0x0000000000004000) 144 1.1 hikaru #define USBN_USBP_CTL_STATUS_TDATA_SEL UINT64_C(0x0000000000002000) 145 1.1 hikaru #define USBN_USBP_CTL_STATUS_TADDR_IN UINT64_C(0x0000000000001e00) 146 1.1 hikaru #define USBN_USBP_CTL_STATUS_TDATA_IN UINT64_C(0x00000000000001fe) 147 1.1 hikaru #define USBN_USBP_CTL_STATUS_ATE_RESET UINT64_C(0x0000000000000001) 148 1.1 hikaru /* CN50xx extension */ 149 1.1 hikaru #define USBN_USBP_CTL_STATUS_TXRISETUNE UINT64_C(0x8000000000000000) 150 1.1 hikaru #define USBN_USBP_CTL_STATUS_TXVREFTUNE UINT64_C(0x7800000000000000) 151 1.1 hikaru #define USBN_USBP_CTL_STATUS_TXFSLSTUNE UINT64_C(0x0780000000000000) 152 1.1 hikaru #define USBN_USBP_CTL_STATUS_TXHSXVTUNE UINT64_C(0x0060000000000000) 153 1.1 hikaru #define USBN_USBP_CTL_STATUS_SQRXTUNE UINT64_C(0x001c000000000000) 154 1.1 hikaru #define USBN_USBP_CTL_STATUS_COMPDISTUNE UINT64_C(0x0003800000000000) 155 1.1 hikaru #define USBN_USBP_CTL_STATUS_OTGTUNE UINT64_C(0x0000700000000000) 156 1.1 hikaru #define USBN_USBP_CTL_STATUS_OTGDISABLE UINT64_C(0x0000080000000000) 157 1.1 hikaru #define USBN_USBP_CTL_STATUS_PORTRESET UINT64_C(0x0000040000000000) 158 1.1 hikaru #define USBN_USBP_CTL_STATUS_DRVVBUS UINT64_C(0x0000020000000000) 159 1.1 hikaru #define USBN_USBP_CTL_STATUS_LSBIST UINT64_C(0x0000010000000000) 160 1.1 hikaru #define USBN_USBP_CTL_STATUS_FSBIST UINT64_C(0x0000008000000000) 161 1.1 hikaru #define USBN_USBP_CTL_STATUS_HSBIST UINT64_C(0x0000004000000000) 162 1.1 hikaru 163 1.1 hikaru #define USBN_BIST_STATUS_XXX_63_3 UINT64_C(0xfffffffffffffff8) 164 1.1 hikaru #define USBN_BIST_STATUS_USBC_BIS UINT64_C(0x0000000000000004) 165 1.1 hikaru #define USBN_BIST_STATUS_NIF_BIS UINT64_C(0x0000000000000002) 166 1.1 hikaru #define USBN_BIST_STATUS_NOF_BIS UINT64_C(0x0000000000000001) 167 1.1 hikaru /* CN50xx extension */ 168 1.1 hikaru #define USBN_BIST_STATUS_U2NC_BIS UINT64_C(0x0000000000000040) 169 1.1 hikaru #define USBN_BIST_STATUS_U2NF_BIS UINT64_C(0x0000000000000020) 170 1.1 hikaru #define USBN_BIST_STATUS_E2HC_BIS UINT64_C(0x0000000000000010) 171 1.1 hikaru #define USBN_BIST_STATUS_N2UF_BIS UINT64_C(0x0000000000000008) 172 1.1 hikaru 173 1.1 hikaru #define USBN_CTL_STATUS_XXX_63_6 UINT64_C(0xffffffffffffffc0) 174 1.1 hikaru #define USBN_CTL_STATUS_DMA_0PAG UINT64_C(0x0000000000000020) 175 1.1 hikaru #define USBN_CTL_STATUS_DMA_STT UINT64_C(0x0000000000000010) 176 1.1 hikaru #define USBN_CTL_STATUS_DMA_TEST UINT64_C(0x0000000000000008) 177 1.1 hikaru #define USBN_CTL_STATUS_INV_A2 UINT64_C(0x0000000000000004) 178 1.1 hikaru #define USBN_CTL_STATUS_L2C_EMOD UINT64_C(0x0000000000000003) 179 1.1 hikaru 180 1.1 hikaru #define USBN_DMA_TEST_XXX_63_40 UINT64_C(0xffffff0000000000) 181 1.1 hikaru #define USBN_DMA_TEST_DONE UINT64_C(0x0000008000000000) 182 1.1 hikaru #define USBN_DMA_TEST_REQ UINT64_C(0x0000004000000000) 183 1.1 hikaru #define USBN_DMA_TEST_F_ADDR UINT64_C(0x0000003ffff00000) 184 1.1 hikaru #define USBN_DMA_TEST_COUNT UINT64_C(0x00000000000ffe00) 185 1.1 hikaru #define USBN_DMA_TEST_CHANNEL UINT64_C(0x00000000000001f0) 186 1.1 hikaru #define USBN_DMA_TEST_BURST UINT64_C(0x000000000000000f) 187 1.1 hikaru 188 1.1 hikaru /* for USBN_DMA0_INB_CHN(0..7) */ 189 1.1 hikaru #define USBN_DMA0_INB_CHNX_XXX_63_36 UINT64_C(0xfffffff000000000) 190 1.1 hikaru #define USBN_DMA0_INB_CHNX_ADDR UINT64_C(0x0000000fffffffff) 191 1.1 hikaru 192 1.1 hikaru /* for USBN_DMA0_OUTB_CHN(0..7) */ 193 1.1 hikaru #define USBN_DMA0_OUTB_CHNX_XXX_63_36 UINT64_C(0xfffffff000000000) 194 1.1 hikaru #define USBN_DMA0_OUTB_CHNX_ADDR UINT64_C(0x0000000fffffffff) 195 1.1 hikaru 196 1.1 hikaru /* ---- bus_space */ 197 1.1 hikaru 198 1.1 hikaru #define USBN_NUNITS 1 199 1.1 hikaru #define USBN_BASE 0x0001180068000000ULL 200 1.1 hikaru #define USBN_SIZE 0x800 201 1.1 hikaru 202 1.1 hikaru #define USBN_INT_SUM_OFFSET 0x00000000 203 1.1 hikaru #define USBN_INT_ENB_OFFSET 0x00000008 204 1.1 hikaru #define USBN_CLK_CTL_OFFSET 0x00000010 205 1.1 hikaru #define USBN_USBP_CTL_STATUS_OFFSET 0x00000018 206 1.1 hikaru #define USBN_BIST_STATUS_OFFSET 0x000007f8 207 1.1 hikaru 208 1.1 hikaru 209 1.1 hikaru /* ---- bus_space 2 */ 210 1.1 hikaru 211 1.1 hikaru #define USBN_2_NUNITS 1 212 1.1 hikaru #define USBN_2_BASE 0x00016F0000000800ULL 213 1.1 hikaru #define USBN_2_SIZE 0x098 214 1.1 hikaru 215 1.1 hikaru #define USBN_CTL_STATUS_OFFSET 0x00000000 216 1.1 hikaru #define USBN_DMA_TEST_OFFSET 0x00000008 217 1.1 hikaru #define USBN_DMA0_INB_CHN0_OFFSET 0x00000018 218 1.1 hikaru #define USBN_DMA0_INB_CHN1_OFFSET 0x00000020 219 1.1 hikaru #define USBN_DMA0_INB_CHN2_OFFSET 0x00000028 220 1.1 hikaru #define USBN_DMA0_INB_CHN3_OFFSET 0x00000030 221 1.1 hikaru #define USBN_DMA0_INB_CHN4_OFFSET 0x00000038 222 1.1 hikaru #define USBN_DMA0_INB_CHN5_OFFSET 0x00000040 223 1.1 hikaru #define USBN_DMA0_INB_CHN6_OFFSET 0x00000048 224 1.1 hikaru #define USBN_DMA0_INB_CHN7_OFFSET 0x00000050 225 1.1 hikaru #define USBN_DMA0_OUTB_CHN0_OFFSET 0x00000058 226 1.1 hikaru #define USBN_DMA0_OUTB_CHN1_OFFSET 0x00000060 227 1.1 hikaru #define USBN_DMA0_OUTB_CHN2_OFFSET 0x00000068 228 1.1 hikaru #define USBN_DMA0_OUTB_CHN3_OFFSET 0x00000070 229 1.1 hikaru #define USBN_DMA0_OUTB_CHN4_OFFSET 0x00000078 230 1.1 hikaru #define USBN_DMA0_OUTB_CHN5_OFFSET 0x00000080 231 1.1 hikaru #define USBN_DMA0_OUTB_CHN6_OFFSET 0x00000088 232 1.1 hikaru #define USBN_DMA0_OUTB_CHN7_OFFSET 0x00000090 233 1.1 hikaru 234 1.1 hikaru #endif /* _OCTEON_USBNREG_H_ */ 235