bus_dma_defs.h revision 1.3 1 1.3 matt /* $NetBSD: bus_dma_defs.h,v 1.3 2016/07/30 06:28:05 matt Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 1997, 1998, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 dyoung * All rights reserved.
6 1.1 dyoung *
7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dyoung * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 dyoung * NASA Ames Research Center.
10 1.1 dyoung *
11 1.1 dyoung * Redistribution and use in source and binary forms, with or without
12 1.1 dyoung * modification, are permitted provided that the following conditions
13 1.1 dyoung * are met:
14 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
15 1.1 dyoung * notice, this list of conditions and the following disclaimer.
16 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
18 1.1 dyoung * documentation and/or other materials provided with the distribution.
19 1.1 dyoung *
20 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung */
32 1.1 dyoung
33 1.1 dyoung /*
34 1.1 dyoung * Copyright (c) 1996 Carnegie-Mellon University.
35 1.1 dyoung * All rights reserved.
36 1.1 dyoung *
37 1.1 dyoung * Author: Chris G. Demetriou
38 1.1 dyoung *
39 1.1 dyoung * Permission to use, copy, modify and distribute this software and
40 1.1 dyoung * its documentation is hereby granted, provided that both the copyright
41 1.1 dyoung * notice and this permission notice appear in all copies of the
42 1.1 dyoung * software, derivative works or modified versions, and any portions
43 1.1 dyoung * thereof, and that both notices appear in supporting documentation.
44 1.1 dyoung *
45 1.1 dyoung * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
46 1.1 dyoung * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
47 1.1 dyoung * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
48 1.1 dyoung *
49 1.1 dyoung * Carnegie Mellon requests users of this software to return to
50 1.1 dyoung *
51 1.1 dyoung * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
52 1.1 dyoung * School of Computer Science
53 1.1 dyoung * Carnegie Mellon University
54 1.1 dyoung * Pittsburgh PA 15213-3890
55 1.1 dyoung *
56 1.1 dyoung * any improvements or extensions that they make and grant Carnegie the
57 1.1 dyoung * rights to redistribute these changes.
58 1.1 dyoung */
59 1.1 dyoung
60 1.1 dyoung #ifndef _MIPS_BUS_DMA_DEFS_H_
61 1.1 dyoung #define _MIPS_BUS_DMA_DEFS_H_
62 1.1 dyoung
63 1.1 dyoung #include <sys/types.h>
64 1.1 dyoung
65 1.1 dyoung #ifdef _KERNEL
66 1.1 dyoung /*
67 1.1 dyoung * Bus DMA methods.
68 1.1 dyoung */
69 1.1 dyoung
70 1.1 dyoung /*
71 1.1 dyoung * Flags used in various bus DMA methods.
72 1.1 dyoung */
73 1.1 dyoung #define BUS_DMA_WAITOK 0x000 /* safe to sleep (pseudo-flag) */
74 1.1 dyoung #define BUS_DMA_NOWAIT 0x001 /* not safe to sleep */
75 1.1 dyoung #define BUS_DMA_ALLOCNOW 0x002 /* perform resource allocation now */
76 1.1 dyoung #define BUS_DMA_COHERENT 0x004 /* hint: map memory DMA coherent */
77 1.1 dyoung #define BUS_DMA_STREAMING 0x008 /* hint: sequential, unidirectional */
78 1.1 dyoung #define BUS_DMA_BUS1 0x010 /* placeholders for bus functions... */
79 1.1 dyoung #define BUS_DMA_BUS2 0x020
80 1.1 dyoung #define BUS_DMA_BUS3 0x040
81 1.1 dyoung #define BUS_DMA_BUS4 0x080
82 1.1 dyoung #define BUS_DMA_READ 0x100 /* mapping is device -> memory only */
83 1.1 dyoung #define BUS_DMA_WRITE 0x200 /* mapping is memory -> device only */
84 1.1 dyoung #define BUS_DMA_NOCACHE 0x400 /* hint: map non-cached memory */
85 1.1 dyoung
86 1.1 dyoung /*
87 1.1 dyoung * Private flags stored in the DMA map.
88 1.1 dyoung */
89 1.1 dyoung #define _BUS_DMAMAP_COHERENT 0x10000 /* no cache flush necessary on sync */
90 1.1 dyoung
91 1.1 dyoung /* Forwards needed by prototypes below. */
92 1.1 dyoung struct mbuf;
93 1.1 dyoung struct uio;
94 1.1 dyoung
95 1.1 dyoung /*
96 1.1 dyoung * Operations performed by bus_dmamap_sync().
97 1.1 dyoung */
98 1.1 dyoung #define BUS_DMASYNC_PREREAD 0x01 /* pre-read synchronization */
99 1.1 dyoung #define BUS_DMASYNC_POSTREAD 0x02 /* post-read synchronization */
100 1.1 dyoung #define BUS_DMASYNC_PREWRITE 0x04 /* pre-write synchronization */
101 1.1 dyoung #define BUS_DMASYNC_POSTWRITE 0x08 /* post-write synchronization */
102 1.1 dyoung
103 1.1 dyoung typedef struct mips_bus_dma_tag *bus_dma_tag_t;
104 1.1 dyoung typedef struct mips_bus_dmamap *bus_dmamap_t;
105 1.1 dyoung
106 1.1 dyoung /*
107 1.1 dyoung * bus_dma_segment_t
108 1.1 dyoung *
109 1.1 dyoung * Describes a single contiguous DMA transaction. Values
110 1.1 dyoung * are suitable for programming into DMA registers.
111 1.1 dyoung */
112 1.1 dyoung struct mips_bus_dma_segment {
113 1.1 dyoung bus_addr_t ds_addr; /* DMA address */
114 1.1 dyoung bus_size_t ds_len; /* length of transfer */
115 1.3 matt register_t _ds_vaddr; /* virtual address, 0 if invalid */
116 1.1 dyoung };
117 1.1 dyoung typedef struct mips_bus_dma_segment bus_dma_segment_t;
118 1.1 dyoung
119 1.1 dyoung /*
120 1.1 dyoung * DMA mapping methods.
121 1.1 dyoung */
122 1.1 dyoung struct mips_bus_dmamap_ops {
123 1.1 dyoung int (*dmamap_create)(bus_dma_tag_t, bus_size_t, int,
124 1.1 dyoung bus_size_t, bus_size_t, int, bus_dmamap_t *);
125 1.1 dyoung void (*dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t);
126 1.1 dyoung int (*dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *,
127 1.1 dyoung bus_size_t, struct proc *, int);
128 1.1 dyoung int (*dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t,
129 1.1 dyoung struct mbuf *, int);
130 1.1 dyoung int (*dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t,
131 1.1 dyoung struct uio *, int);
132 1.1 dyoung int (*dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t,
133 1.1 dyoung bus_dma_segment_t *, int, bus_size_t, int);
134 1.1 dyoung void (*dmamap_unload)(bus_dma_tag_t, bus_dmamap_t);
135 1.1 dyoung void (*dmamap_sync)(bus_dma_tag_t, bus_dmamap_t,
136 1.1 dyoung bus_addr_t, bus_size_t, int);
137 1.1 dyoung };
138 1.1 dyoung
139 1.1 dyoung /*
140 1.1 dyoung * DMA memory utility functions.
141 1.1 dyoung */
142 1.1 dyoung struct mips_bus_dmamem_ops {
143 1.1 dyoung int (*dmamem_alloc)(bus_dma_tag_t, bus_size_t, bus_size_t,
144 1.1 dyoung bus_size_t, bus_dma_segment_t *, int, int *, int);
145 1.1 dyoung void (*dmamem_free)(bus_dma_tag_t,
146 1.1 dyoung bus_dma_segment_t *, int);
147 1.1 dyoung int (*dmamem_map)(bus_dma_tag_t, bus_dma_segment_t *,
148 1.1 dyoung int, size_t, void **, int);
149 1.1 dyoung void (*dmamem_unmap)(bus_dma_tag_t, void *, size_t);
150 1.1 dyoung paddr_t (*dmamem_mmap)(bus_dma_tag_t, bus_dma_segment_t *,
151 1.1 dyoung int, off_t, int, int);
152 1.1 dyoung };
153 1.1 dyoung
154 1.1 dyoung /*
155 1.1 dyoung * DMA tag utility functions.
156 1.1 dyoung */
157 1.1 dyoung struct mips_bus_dmatag_ops {
158 1.1 dyoung int (*dmatag_subregion)(bus_dma_tag_t, bus_addr_t, bus_addr_t,
159 1.1 dyoung bus_dma_tag_t *, int);
160 1.1 dyoung void (*dmatag_destroy)(bus_dma_tag_t);
161 1.1 dyoung };
162 1.1 dyoung
163 1.1 dyoung /*
164 1.1 dyoung * bus_dma_tag_t
165 1.1 dyoung *
166 1.1 dyoung * A machine-dependent opaque type describing the implementation of
167 1.1 dyoung * DMA for a given bus.
168 1.1 dyoung */
169 1.1 dyoung struct mips_bus_dma_tag {
170 1.1 dyoung void *_cookie; /* cookie used in the guts */
171 1.1 dyoung
172 1.1 dyoung bus_addr_t _wbase; /* DMA window base */
173 1.1 dyoung int _tag_needs_free; /* number of references (maybe 0) */
174 1.1 dyoung bus_addr_t _bounce_thresh;
175 1.1 dyoung bus_addr_t _bounce_alloc_lo; /* physical base of the window */
176 1.1 dyoung bus_addr_t _bounce_alloc_hi; /* physical limit of the windows */
177 1.1 dyoung int (*_may_bounce)(bus_dma_tag_t, bus_dmamap_t, int, int *);
178 1.1 dyoung
179 1.1 dyoung struct mips_bus_dmamap_ops _dmamap_ops;
180 1.1 dyoung struct mips_bus_dmamem_ops _dmamem_ops;
181 1.1 dyoung struct mips_bus_dmatag_ops _dmatag_ops;
182 1.1 dyoung };
183 1.1 dyoung
184 1.1 dyoung /*
185 1.1 dyoung * bus_dmamap_t
186 1.1 dyoung *
187 1.1 dyoung * Describes a DMA mapping.
188 1.1 dyoung */
189 1.1 dyoung struct mips_bus_dmamap {
190 1.1 dyoung /*
191 1.1 dyoung * PRIVATE MEMBERS: not for use my machine-independent code.
192 1.1 dyoung */
193 1.1 dyoung bus_size_t _dm_size; /* largest DMA transfer mappable */
194 1.1 dyoung int _dm_segcnt; /* number of segs this map can map */
195 1.1 dyoung bus_size_t _dm_maxmaxsegsz; /* fixed largest possible segment */
196 1.1 dyoung bus_size_t _dm_boundary; /* don't cross this */
197 1.1 dyoung bus_addr_t _dm_bounce_thresh; /* bounce threshold; see tag */
198 1.1 dyoung int _dm_flags; /* misc. flags */
199 1.1 dyoung struct vmspace *_dm_vmspace; /* vmspace that owns the mapping */
200 1.1 dyoung
201 1.1 dyoung /*
202 1.1 dyoung * Private cookie to be used by the DMA back-end.
203 1.1 dyoung */
204 1.1 dyoung void *_dm_cookie;
205 1.1 dyoung
206 1.1 dyoung /*
207 1.1 dyoung * PUBLIC MEMBERS: these are used by machine-independent code.
208 1.1 dyoung */
209 1.1 dyoung bus_size_t dm_maxsegsz; /* largest possible segment */
210 1.1 dyoung bus_size_t dm_mapsize; /* size of the mapping */
211 1.1 dyoung int dm_nsegs; /* # valid segments in mapping */
212 1.1 dyoung bus_dma_segment_t dm_segs[1]; /* segments; variable length */
213 1.1 dyoung };
214 1.1 dyoung
215 1.1 dyoung #ifdef _MIPS_BUS_DMA_PRIVATE
216 1.2 matt #define _BUS_AVAIL_END pmap_limits.avail_end
217 1.1 dyoung /*
218 1.1 dyoung * Cookie used for bounce buffers. A pointer to one of these it stashed in
219 1.1 dyoung * the DMA map.
220 1.1 dyoung */
221 1.1 dyoung struct mips_bus_dma_cookie {
222 1.1 dyoung int id_flags; /* flags; see below */
223 1.1 dyoung
224 1.1 dyoung /*
225 1.1 dyoung * Information about the original buffer used during
226 1.1 dyoung * DMA map syncs. Note that origibuflen is only used
227 1.1 dyoung * for ID_BUFTYPE_LINEAR.
228 1.1 dyoung */
229 1.1 dyoung union {
230 1.1 dyoung void *un_origbuf; /* pointer to orig buffer if
231 1.1 dyoung bouncing */
232 1.1 dyoung char *un_linearbuf;
233 1.1 dyoung struct mbuf *un_mbuf;
234 1.1 dyoung struct uio *un_uio;
235 1.1 dyoung } id_origbuf_un;
236 1.1 dyoung #define id_origbuf id_origbuf_un.un_origbuf
237 1.1 dyoung #define id_origlinearbuf id_origbuf_un.un_linearbuf
238 1.1 dyoung #define id_origmbuf id_origbuf_un.un_mbuf
239 1.1 dyoung #define id_origuio id_origbuf_un.un_uio
240 1.1 dyoung bus_size_t id_origbuflen; /* ...and size */
241 1.1 dyoung int id_buftype; /* type of buffer */
242 1.1 dyoung
243 1.1 dyoung void *id_bouncebuf; /* pointer to the bounce buffer */
244 1.1 dyoung bus_size_t id_bouncebuflen; /* ...and size */
245 1.1 dyoung int id_nbouncesegs; /* number of valid bounce segs */
246 1.1 dyoung bus_dma_segment_t id_bouncesegs[0]; /* array of bounce buffer
247 1.1 dyoung physical memory segments */
248 1.1 dyoung };
249 1.1 dyoung
250 1.1 dyoung /* id_flags */
251 1.1 dyoung #endif /* _MIPS_BUS_DMA_PRIVATE */
252 1.1 dyoung #define _BUS_DMA_MIGHT_NEED_BOUNCE 0x01 /* may need bounce buffers */
253 1.1 dyoung #ifdef _MIPS_BUS_DMA_PRIVATE
254 1.1 dyoung #define _BUS_DMA_HAS_BOUNCE 0x02 /* has bounce buffers */
255 1.1 dyoung #define _BUS_DMA_IS_BOUNCING 0x04 /* is bouncing current xfer */
256 1.1 dyoung
257 1.1 dyoung /* id_buftype */
258 1.1 dyoung #define _BUS_DMA_BUFTYPE_INVALID 0
259 1.1 dyoung #define _BUS_DMA_BUFTYPE_LINEAR 1
260 1.1 dyoung #define _BUS_DMA_BUFTYPE_MBUF 2
261 1.1 dyoung #define _BUS_DMA_BUFTYPE_UIO 3
262 1.1 dyoung #define _BUS_DMA_BUFTYPE_RAW 4
263 1.1 dyoung
264 1.1 dyoung extern const struct mips_bus_dmamap_ops mips_bus_dmamap_ops;
265 1.1 dyoung extern const struct mips_bus_dmamem_ops mips_bus_dmamem_ops;
266 1.1 dyoung extern const struct mips_bus_dmatag_ops mips_bus_dmatag_ops;
267 1.1 dyoung
268 1.1 dyoung #define _BUS_DMAMAP_OPS_INITIALIZER { \
269 1.1 dyoung .dmamap_create = _bus_dmamap_create, \
270 1.1 dyoung .dmamap_destroy = _bus_dmamap_destroy, \
271 1.1 dyoung .dmamap_load = _bus_dmamap_load, \
272 1.1 dyoung .dmamap_load_mbuf = _bus_dmamap_load_mbuf, \
273 1.1 dyoung .dmamap_load_uio = _bus_dmamap_load_uio, \
274 1.1 dyoung .dmamap_load_raw = _bus_dmamap_load_raw, \
275 1.1 dyoung .dmamap_unload = _bus_dmamap_unload, \
276 1.1 dyoung .dmamap_sync = _bus_dmamap_sync, \
277 1.1 dyoung }
278 1.1 dyoung
279 1.1 dyoung #define _BUS_DMAMEM_OPS_INITIALIZER { \
280 1.1 dyoung .dmamem_alloc = _bus_dmamem_alloc, \
281 1.1 dyoung .dmamem_free = _bus_dmamem_free, \
282 1.1 dyoung .dmamem_map = _bus_dmamem_map, \
283 1.1 dyoung .dmamem_unmap = _bus_dmamem_unmap, \
284 1.1 dyoung .dmamem_mmap = _bus_dmamem_mmap, \
285 1.1 dyoung }
286 1.1 dyoung
287 1.1 dyoung #define _BUS_DMATAG_OPS_INITIALIZER { \
288 1.1 dyoung .dmatag_subregion = _bus_dmatag_subregion, \
289 1.1 dyoung .dmatag_destroy = _bus_dmatag_destroy, \
290 1.1 dyoung }
291 1.1 dyoung #endif /* _MIPS_BUS_DMA_PRIVATE */
292 1.1 dyoung
293 1.1 dyoung #endif /* _KERNEL */
294 1.1 dyoung
295 1.1 dyoung #endif /* _MIPS_BUS_DMA_DEFS_H_ */
296