Home | History | Annotate | Line # | Download | only in include
cache_r5900.h revision 1.1.2.1
      1  1.1.2.1  uch /*	$NetBSD: cache_r5900.h,v 1.1.2.1 2001/11/10 16:26:18 uch Exp $	*/
      2  1.1.2.1  uch 
      3  1.1.2.1  uch /*-
      4  1.1.2.1  uch  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  1.1.2.1  uch  * All rights reserved.
      6  1.1.2.1  uch  *
      7  1.1.2.1  uch  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1.2.1  uch  * by UCHIYAMA Yasushi.
      9  1.1.2.1  uch  *
     10  1.1.2.1  uch  * Redistribution and use in source and binary forms, with or without
     11  1.1.2.1  uch  * modification, are permitted provided that the following conditions
     12  1.1.2.1  uch  * are met:
     13  1.1.2.1  uch  * 1. Redistributions of source code must retain the above copyright
     14  1.1.2.1  uch  *    notice, this list of conditions and the following disclaimer.
     15  1.1.2.1  uch  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1.2.1  uch  *    notice, this list of conditions and the following disclaimer in the
     17  1.1.2.1  uch  *    documentation and/or other materials provided with the distribution.
     18  1.1.2.1  uch  * 3. All advertising materials mentioning features or use of this software
     19  1.1.2.1  uch  *    must display the following acknowledgement:
     20  1.1.2.1  uch  *        This product includes software developed by the NetBSD
     21  1.1.2.1  uch  *        Foundation, Inc. and its contributors.
     22  1.1.2.1  uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1.2.1  uch  *    contributors may be used to endorse or promote products derived
     24  1.1.2.1  uch  *    from this software without specific prior written permission.
     25  1.1.2.1  uch  *
     26  1.1.2.1  uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1.2.1  uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1.2.1  uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1.2.1  uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1.2.1  uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1.2.1  uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1.2.1  uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1.2.1  uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1.2.1  uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1.2.1  uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1.2.1  uch  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1.2.1  uch  */
     38  1.1.2.1  uch 
     39  1.1.2.1  uch #define CACHE_R5900_SIZE_I		16384
     40  1.1.2.1  uch #define	CACHE_R5900_SIZE_D		8192
     41  1.1.2.1  uch 
     42  1.1.2.1  uch #define CACHE_R5900_LSIZE_I		64
     43  1.1.2.1  uch #define CACHE_R5900_LSIZE_D		64
     44  1.1.2.1  uch 
     45  1.1.2.1  uch #define CACHEOP_R5900_IINV_I		0x07	/* INDEX INVALIDATE */
     46  1.1.2.1  uch #define CACHEOP_R5900_HINV_I		0x0b	/* HIT INVALIDATE */
     47  1.1.2.1  uch #define CACHEOP_R5900_IWBINV_D		0x14
     48  1.1.2.1  uch 					/* INDEX WRITE BACK INVALIDATE */
     49  1.1.2.1  uch #define CACHEOP_R5900_ILTG_D		0x10	/* INDEX LOAD TAG */
     50  1.1.2.1  uch #define CACHEOP_R5900_ISTG_D		0x12	/* INDEX STORE TAG */
     51  1.1.2.1  uch #define CACHEOP_R5900_IINV_D		0x16	/* INDEX INVALIDATE */
     52  1.1.2.1  uch #define CACHEOP_R5900_HINV_D		0x1a	/* HIT INVALIDATE */
     53  1.1.2.1  uch #define CACHEOP_R5900_HWBINV_D		0x18	/* HIT WRITEBACK INVALIDATE */
     54  1.1.2.1  uch #define CACHEOP_R5900_ILDT_D		0x11	/* INDEX LOAD DATA */
     55  1.1.2.1  uch #define CACHEOP_R5900_ISDT_D		0x13	/* INDEX STORE DATA */
     56  1.1.2.1  uch #define CACHEOP_R5900_HWB_D		0x1c
     57  1.1.2.1  uch 					/* HIT WRITEBACK W/O INVALIDATE */
     58  1.1.2.1  uch 
     59  1.1.2.1  uch #ifdef _KERNEL
     60  1.1.2.1  uch 
     61  1.1.2.1  uch #define	cache_op_r5900_line_64(va, op)					\
     62  1.1.2.1  uch do {									\
     63  1.1.2.1  uch 	__asm __volatile(						\
     64  1.1.2.1  uch 		".set noreorder					\n\t"	\
     65  1.1.2.1  uch 		"sync.l						\n\t"	\
     66  1.1.2.1  uch 		"sync.p						\n\t"	\
     67  1.1.2.1  uch 		"cache %1, 0(%0)				\n\t"	\
     68  1.1.2.1  uch 		"sync.l						\n\t"	\
     69  1.1.2.1  uch 		"sync.p						\n\t"	\
     70  1.1.2.1  uch 		".set reorder"						\
     71  1.1.2.1  uch 	    :								\
     72  1.1.2.1  uch 	    : "r" (va), "i" (op)					\
     73  1.1.2.1  uch 	    : "memory");						\
     74  1.1.2.1  uch } while (/*CONSTCOND*/0)
     75  1.1.2.1  uch 
     76  1.1.2.1  uch #define	cache_r5900_op_4lines_64(va, op)				\
     77  1.1.2.1  uch do {									\
     78  1.1.2.1  uch 	__asm __volatile(						\
     79  1.1.2.1  uch 		".set noreorder					\n\t"	\
     80  1.1.2.1  uch 		"sync.l						\n\t"	\
     81  1.1.2.1  uch 		"sync.p						\n\t"	\
     82  1.1.2.1  uch 		"cache %1,   0(%0)				\n\t"	\
     83  1.1.2.1  uch 		"sync.l						\n\t"	\
     84  1.1.2.1  uch 		"sync.p						\n\t"	\
     85  1.1.2.1  uch 		"cache %1,  64(%0)				\n\t"	\
     86  1.1.2.1  uch 		"sync.l						\n\t"	\
     87  1.1.2.1  uch 		"sync.p						\n\t"	\
     88  1.1.2.1  uch 		"cache %1, 128(%0)				\n\t"	\
     89  1.1.2.1  uch 		"sync.l						\n\t"	\
     90  1.1.2.1  uch 		"sync.p						\n\t"	\
     91  1.1.2.1  uch 		"cache %1, 192(%0)				\n\t"	\
     92  1.1.2.1  uch 		"sync.l						\n\t"	\
     93  1.1.2.1  uch 		"sync.p						\n\t"	\
     94  1.1.2.1  uch 		".set reorder"						\
     95  1.1.2.1  uch 	    :								\
     96  1.1.2.1  uch 	    : "r" (va), "i" (op)					\
     97  1.1.2.1  uch 	    : "memory");						\
     98  1.1.2.1  uch } while (/*CONSTCOND*/0)
     99  1.1.2.1  uch 
    100  1.1.2.1  uch #define	cache_r5900_op_4lines_64_2way(va, op)				\
    101  1.1.2.1  uch do {									\
    102  1.1.2.1  uch 	__asm __volatile(						\
    103  1.1.2.1  uch 		".set noreorder					\n\t"	\
    104  1.1.2.1  uch 		"sync.l						\n\t"	\
    105  1.1.2.1  uch 		"sync.p						\n\t"	\
    106  1.1.2.1  uch 		"cache %1,   0(%0)				\n\t"	\
    107  1.1.2.1  uch 		"sync.l						\n\t"	\
    108  1.1.2.1  uch 		"sync.p						\n\t"	\
    109  1.1.2.1  uch 		"cache %1,   1(%0)				\n\t"	\
    110  1.1.2.1  uch 		"sync.l						\n\t"	\
    111  1.1.2.1  uch 		"sync.p						\n\t"	\
    112  1.1.2.1  uch 		"cache %1,  64(%0)				\n\t"	\
    113  1.1.2.1  uch 		"sync.l						\n\t"	\
    114  1.1.2.1  uch 		"sync.p						\n\t"	\
    115  1.1.2.1  uch 		"cache %1,  65(%0)				\n\t"	\
    116  1.1.2.1  uch 		"sync.l						\n\t"	\
    117  1.1.2.1  uch 		"sync.p						\n\t"	\
    118  1.1.2.1  uch 		"cache %1, 128(%0)				\n\t"	\
    119  1.1.2.1  uch 		"sync.l						\n\t"	\
    120  1.1.2.1  uch 		"sync.p						\n\t"	\
    121  1.1.2.1  uch 		"cache %1, 129(%0)				\n\t"	\
    122  1.1.2.1  uch 		"sync.l						\n\t"	\
    123  1.1.2.1  uch 		"sync.p						\n\t"	\
    124  1.1.2.1  uch 		"cache %1, 192(%0)				\n\t"	\
    125  1.1.2.1  uch 		"sync.l						\n\t"	\
    126  1.1.2.1  uch 		"sync.p						\n\t"	\
    127  1.1.2.1  uch 		"cache %1, 193(%0)				\n\t"	\
    128  1.1.2.1  uch 		"sync.l						\n\t"	\
    129  1.1.2.1  uch 		"sync.p						\n\t"	\
    130  1.1.2.1  uch 		".set reorder"						\
    131  1.1.2.1  uch 	    :								\
    132  1.1.2.1  uch 	    : "r" (va), "i" (op)					\
    133  1.1.2.1  uch 	    : "memory");						\
    134  1.1.2.1  uch } while (/*CONSTCOND*/0)
    135  1.1.2.1  uch 
    136  1.1.2.1  uch void	r5900_icache_sync_all_64(void);
    137  1.1.2.1  uch void	r5900_icache_sync_range_64(vaddr_t, vsize_t);
    138  1.1.2.1  uch void	r5900_icache_sync_range_index_64(vaddr_t, vsize_t);
    139  1.1.2.1  uch 
    140  1.1.2.1  uch void	r5900_pdcache_wbinv_all_64(void);
    141  1.1.2.1  uch void	r5900_pdcache_wbinv_range_64(vaddr_t, vsize_t);
    142  1.1.2.1  uch void	r5900_pdcache_wbinv_range_index_64(vaddr_t, vsize_t);
    143  1.1.2.1  uch 
    144  1.1.2.1  uch void	r5900_pdcache_inv_range_64(vaddr_t, vsize_t);
    145  1.1.2.1  uch void	r5900_pdcache_wb_range_64(vaddr_t, vsize_t);
    146  1.1.2.1  uch 
    147  1.1.2.1  uch #endif /* _KERNEL */
    148