cache_r5900.h revision 1.8.4.3 1 1.8.4.2 tls /* $NetBSD: cache_r5900.h,v 1.8.4.3 2017/12/03 11:36:27 jdolecek Exp $ */
2 1.8.4.2 tls
3 1.8.4.2 tls /*-
4 1.8.4.2 tls * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.8.4.2 tls * All rights reserved.
6 1.8.4.2 tls *
7 1.8.4.2 tls * This code is derived from software contributed to The NetBSD Foundation
8 1.8.4.2 tls * by UCHIYAMA Yasushi.
9 1.8.4.2 tls *
10 1.8.4.2 tls * Redistribution and use in source and binary forms, with or without
11 1.8.4.2 tls * modification, are permitted provided that the following conditions
12 1.8.4.2 tls * are met:
13 1.8.4.2 tls * 1. Redistributions of source code must retain the above copyright
14 1.8.4.2 tls * notice, this list of conditions and the following disclaimer.
15 1.8.4.2 tls * 2. Redistributions in binary form must reproduce the above copyright
16 1.8.4.2 tls * notice, this list of conditions and the following disclaimer in the
17 1.8.4.2 tls * documentation and/or other materials provided with the distribution.
18 1.8.4.2 tls *
19 1.8.4.2 tls * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.8.4.2 tls * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.8.4.2 tls * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.8.4.2 tls * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.8.4.2 tls * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.8.4.2 tls * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.8.4.2 tls * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.8.4.2 tls * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.8.4.2 tls * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.8.4.2 tls * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.8.4.2 tls * POSSIBILITY OF SUCH DAMAGE.
30 1.8.4.2 tls */
31 1.8.4.2 tls
32 1.8.4.2 tls #define CACHE_R5900_SIZE_I 16384
33 1.8.4.2 tls #define CACHE_R5900_SIZE_D 8192
34 1.8.4.2 tls
35 1.8.4.2 tls #define CACHE_R5900_LSIZE_I 64
36 1.8.4.2 tls #define CACHE_R5900_LSIZE_D 64
37 1.8.4.2 tls
38 1.8.4.2 tls #define CACHEOP_R5900_IINV_I 0x07 /* INDEX INVALIDATE */
39 1.8.4.2 tls #define CACHEOP_R5900_HINV_I 0x0b /* HIT INVALIDATE */
40 1.8.4.2 tls #define CACHEOP_R5900_IWBINV_D 0x14
41 1.8.4.2 tls /* INDEX WRITE BACK INVALIDATE */
42 1.8.4.2 tls #define CACHEOP_R5900_ILTG_D 0x10 /* INDEX LOAD TAG */
43 1.8.4.2 tls #define CACHEOP_R5900_ISTG_D 0x12 /* INDEX STORE TAG */
44 1.8.4.2 tls #define CACHEOP_R5900_IINV_D 0x16 /* INDEX INVALIDATE */
45 1.8.4.2 tls #define CACHEOP_R5900_HINV_D 0x1a /* HIT INVALIDATE */
46 1.8.4.2 tls #define CACHEOP_R5900_HWBINV_D 0x18 /* HIT WRITEBACK INVALIDATE */
47 1.8.4.2 tls #define CACHEOP_R5900_ILDT_D 0x11 /* INDEX LOAD DATA */
48 1.8.4.2 tls #define CACHEOP_R5900_ISDT_D 0x13 /* INDEX STORE DATA */
49 1.8.4.2 tls #define CACHEOP_R5900_HWB_D 0x1c
50 1.8.4.2 tls /* HIT WRITEBACK W/O INVALIDATE */
51 1.8.4.2 tls
52 1.8.4.2 tls #if !defined(_LOCORE)
53 1.8.4.2 tls
54 1.8.4.2 tls #define cache_op_r5900_line_64(va, op) \
55 1.8.4.2 tls do { \
56 1.8.4.2 tls __asm volatile( \
57 1.8.4.2 tls ".set noreorder \n\t" \
58 1.8.4.2 tls "sync.l \n\t" \
59 1.8.4.2 tls "sync.p \n\t" \
60 1.8.4.2 tls "cache %1, 0(%0) \n\t" \
61 1.8.4.2 tls "sync.l \n\t" \
62 1.8.4.2 tls "sync.p \n\t" \
63 1.8.4.2 tls ".set reorder" \
64 1.8.4.2 tls : \
65 1.8.4.2 tls : "r" (va), "i" (op) \
66 1.8.4.2 tls : "memory"); \
67 1.8.4.2 tls } while (/*CONSTCOND*/0)
68 1.8.4.2 tls
69 1.8.4.2 tls #define cache_r5900_op_4lines_64(va, op) \
70 1.8.4.2 tls do { \
71 1.8.4.2 tls __asm volatile( \
72 1.8.4.2 tls ".set noreorder \n\t" \
73 1.8.4.2 tls "sync.l \n\t" \
74 1.8.4.2 tls "sync.p \n\t" \
75 1.8.4.2 tls "cache %1, 0(%0) \n\t" \
76 1.8.4.2 tls "sync.l \n\t" \
77 1.8.4.2 tls "sync.p \n\t" \
78 1.8.4.2 tls "cache %1, 64(%0) \n\t" \
79 1.8.4.2 tls "sync.l \n\t" \
80 1.8.4.2 tls "sync.p \n\t" \
81 1.8.4.2 tls "cache %1, 128(%0) \n\t" \
82 1.8.4.2 tls "sync.l \n\t" \
83 1.8.4.2 tls "sync.p \n\t" \
84 1.8.4.2 tls "cache %1, 192(%0) \n\t" \
85 1.8.4.2 tls "sync.l \n\t" \
86 1.8.4.2 tls "sync.p \n\t" \
87 1.8.4.2 tls ".set reorder" \
88 1.8.4.2 tls : \
89 1.8.4.2 tls : "r" (va), "i" (op) \
90 1.8.4.2 tls : "memory"); \
91 1.8.4.2 tls } while (/*CONSTCOND*/0)
92 1.8.4.2 tls
93 1.8.4.2 tls #define cache_r5900_op_4lines_64_2way(va, op) \
94 1.8.4.2 tls do { \
95 1.8.4.2 tls __asm volatile( \
96 1.8.4.2 tls ".set noreorder \n\t" \
97 1.8.4.2 tls "sync.l \n\t" \
98 1.8.4.2 tls "sync.p \n\t" \
99 1.8.4.2 tls "cache %1, 0(%0) \n\t" \
100 1.8.4.2 tls "sync.l \n\t" \
101 1.8.4.2 tls "sync.p \n\t" \
102 1.8.4.2 tls "cache %1, 1(%0) \n\t" \
103 1.8.4.2 tls "sync.l \n\t" \
104 1.8.4.2 tls "sync.p \n\t" \
105 1.8.4.2 tls "cache %1, 64(%0) \n\t" \
106 1.8.4.2 tls "sync.l \n\t" \
107 1.8.4.2 tls "sync.p \n\t" \
108 1.8.4.2 tls "cache %1, 65(%0) \n\t" \
109 1.8.4.2 tls "sync.l \n\t" \
110 1.8.4.2 tls "sync.p \n\t" \
111 1.8.4.2 tls "cache %1, 128(%0) \n\t" \
112 1.8.4.2 tls "sync.l \n\t" \
113 1.8.4.2 tls "sync.p \n\t" \
114 1.8.4.2 tls "cache %1, 129(%0) \n\t" \
115 1.8.4.2 tls "sync.l \n\t" \
116 1.8.4.2 tls "sync.p \n\t" \
117 1.8.4.2 tls "cache %1, 192(%0) \n\t" \
118 1.8.4.2 tls "sync.l \n\t" \
119 1.8.4.2 tls "sync.p \n\t" \
120 1.8.4.2 tls "cache %1, 193(%0) \n\t" \
121 1.8.4.2 tls "sync.l \n\t" \
122 1.8.4.2 tls "sync.p \n\t" \
123 1.8.4.2 tls ".set reorder" \
124 1.8.4.2 tls : \
125 1.8.4.2 tls : "r" (va), "i" (op) \
126 1.8.4.2 tls : "memory"); \
127 1.8.4.2 tls } while (/*CONSTCOND*/0)
128 1.8.4.2 tls
129 1.8.4.2 tls void r5900_icache_sync_all_64(void);
130 1.8.4.3 jdolecek void r5900_icache_sync_range_64(register_t, vsize_t);
131 1.8.4.2 tls void r5900_icache_sync_range_index_64(vaddr_t, vsize_t);
132 1.8.4.2 tls
133 1.8.4.2 tls void r5900_pdcache_wbinv_all_64(void);
134 1.8.4.3 jdolecek void r5900_pdcache_wbinv_range_64(register_t, vsize_t);
135 1.8.4.2 tls void r5900_pdcache_wbinv_range_index_64(vaddr_t, vsize_t);
136 1.8.4.2 tls
137 1.8.4.3 jdolecek void r5900_pdcache_inv_range_64(register_t, vsize_t);
138 1.8.4.3 jdolecek void r5900_pdcache_wb_range_64(register_t, vsize_t);
139 1.8.4.2 tls
140 1.8.4.2 tls #endif /* !_LOCORE */
141