cpuregs.h revision 1.110.4.1       1  1.110.4.1   thorpej /*	$NetBSD: cpuregs.h,v 1.110.4.1 2021/06/17 04:46:22 thorpej Exp $	*/
      2       1.86    bouyer 
      3       1.86    bouyer /*
      4       1.86    bouyer  * Copyright (c) 2009 Miodrag Vallat.
      5       1.86    bouyer  *
      6       1.86    bouyer  * Permission to use, copy, modify, and distribute this software for any
      7       1.86    bouyer  * purpose with or without fee is hereby granted, provided that the above
      8       1.86    bouyer  * copyright notice and this permission notice appear in all copies.
      9       1.86    bouyer  *
     10       1.86    bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11       1.86    bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12       1.86    bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13       1.86    bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14       1.86    bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15       1.86    bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16       1.86    bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17       1.86    bouyer  */
     18        1.4       cgd 
     19        1.1   deraadt /*
     20        1.2     glass  * Copyright (c) 1992, 1993
     21        1.2     glass  *	The Regents of the University of California.  All rights reserved.
     22        1.1   deraadt  *
     23        1.1   deraadt  * This code is derived from software contributed to Berkeley by
     24        1.1   deraadt  * Ralph Campbell and Rick Macklem.
     25        1.1   deraadt  *
     26        1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     27        1.1   deraadt  * modification, are permitted provided that the following conditions
     28        1.1   deraadt  * are met:
     29        1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     30        1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     31        1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     32        1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     33        1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     34       1.62       agc  * 3. Neither the name of the University nor the names of its contributors
     35        1.1   deraadt  *    may be used to endorse or promote products derived from this software
     36        1.1   deraadt  *    without specific prior written permission.
     37        1.1   deraadt  *
     38        1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     39        1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     40        1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     41        1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     42        1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     43        1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     44        1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     45        1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     46        1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     47        1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     48        1.1   deraadt  * SUCH DAMAGE.
     49        1.1   deraadt  *
     50       1.22  nisimura  *	@(#)machConst.h 8.1 (Berkeley) 6/10/93
     51        1.1   deraadt  *
     52        1.1   deraadt  * machConst.h --
     53        1.1   deraadt  *
     54        1.1   deraadt  *	Machine dependent constants.
     55        1.1   deraadt  *
     56        1.1   deraadt  *	Copyright (C) 1989 Digital Equipment Corporation.
     57        1.1   deraadt  *	Permission to use, copy, modify, and distribute this software and
     58        1.1   deraadt  *	its documentation for any purpose and without fee is hereby granted,
     59        1.1   deraadt  *	provided that the above copyright notice appears in all copies.
     60        1.1   deraadt  *	Digital Equipment Corporation makes no representations about the
     61        1.1   deraadt  *	suitability of this software for any purpose.  It is provided "as is"
     62        1.1   deraadt  *	without express or implied warranty.
     63        1.1   deraadt  *
     64        1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
     65       1.22  nisimura  *	v 9.2 89/10/21 15:55:22 jhh Exp	 SPRITE (DECWRL)
     66        1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
     67       1.22  nisimura  *	v 1.2 89/08/15 18:28:21 rab Exp	 SPRITE (DECWRL)
     68        1.1   deraadt  * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
     69        1.2     glass  *	v 9.1 89/09/18 17:33:00 shirriff Exp  SPRITE (DECWRL)
     70        1.1   deraadt  */
     71        1.1   deraadt 
     72       1.10  jonathan #ifndef _MIPS_CPUREGS_H_
     73       1.49    simonb #define	_MIPS_CPUREGS_H_
     74        1.1   deraadt 
     75       1.49    simonb #include <sys/cdefs.h>		/* For __CONCAT() */
     76       1.58    simonb 
     77       1.58    simonb #if defined(_KERNEL_OPT)
     78       1.58    simonb #include "opt_cputype.h"
     79       1.58    simonb #endif
     80       1.58    simonb 
     81       1.13  jonathan /*
     82       1.13  jonathan  * Address space.
     83       1.13  jonathan  * 32-bit mips CPUS partition their 32-bit address space into four segments:
     84       1.13  jonathan  *
     85       1.13  jonathan  * kuseg   0x00000000 - 0x7fffffff  User virtual mem,  mapped
     86       1.13  jonathan  * kseg0   0x80000000 - 0x9fffffff  Physical memory, cached, unmapped
     87       1.13  jonathan  * kseg1   0xa0000000 - 0xbfffffff  Physical memory, uncached, unmapped
     88       1.13  jonathan  * kseg2   0xc0000000 - 0xffffffff  kernel-virtual,  mapped
     89       1.13  jonathan  *
     90       1.13  jonathan  * mips1 physical memory is limited to 512Mbytes, which is
     91       1.13  jonathan  * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
     92       1.13  jonathan  * Caching of mapped addresses is controlled by bits in the TLB entry.
     93       1.13  jonathan  */
     94       1.13  jonathan 
     95       1.77      matt #ifdef _LP64
     96       1.77      matt #define	MIPS_XUSEG_START		(0L << 62)
     97       1.77      matt #define	MIPS_XUSEG_P(x)			(((uint64_t)(x) >> 62) == 0)
     98       1.77      matt #define	MIPS_USEG_P(x)			((uintptr_t)(x) < 0x80000000L)
     99       1.77      matt #define	MIPS_XSSEG_START		(1L << 62)
    100       1.77      matt #define	MIPS_XSSEG_P(x)			(((uint64_t)(x) >> 62) == 1)
    101       1.77      matt #endif
    102       1.77      matt 
    103       1.77      matt /*
    104       1.77      matt  * MIPS addresses are signed and we defining as negative so that
    105       1.77      matt  * in LP64 kern they get sign-extended correctly.
    106       1.77      matt  */
    107       1.77      matt #ifndef _LOCORE
    108       1.77      matt #define	MIPS_KSEG0_START		(-0x7fffffffL-1) /* 0x80000000 */
    109       1.77      matt #define	MIPS_KSEG1_START		-0x60000000L	/* 0xa0000000 */
    110       1.77      matt #define	MIPS_KSEG2_START		-0x40000000L	/* 0xc0000000 */
    111       1.77      matt #define	MIPS_MAX_MEM_ADDR		-0x42000000L	/* 0xbe000000 */
    112       1.77      matt #define	MIPS_RESERVED_ADDR		-0x40380000L	/* 0xbfc80000 */
    113       1.77      matt #endif
    114       1.49    simonb 
    115       1.49    simonb #define	MIPS_PHYS_MASK			0x1fffffff
    116       1.49    simonb 
    117       1.71      matt #define	MIPS_KSEG0_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    118       1.95      matt #define	MIPS_PHYS_TO_KSEG0(x)	((intptr_t)((x) + MIPS_KSEG0_START))
    119       1.71      matt #define	MIPS_KSEG1_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    120       1.95      matt #define	MIPS_PHYS_TO_KSEG1(x)	((intptr_t)(x) | (intptr_t)MIPS_KSEG1_START)
    121       1.77      matt 
    122       1.77      matt #define	MIPS_KSEG0_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG0_START)
    123       1.77      matt #define	MIPS_KSEG1_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG1_START)
    124       1.77      matt #define	MIPS_KSEG2_P(x)		((uintptr_t)MIPS_KSEG2_START <= (uintptr_t)(x))
    125       1.13  jonathan 
    126       1.13  jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
    127       1.49    simonb #define	MIPS3_VA_TO_CINDEX(x) \
    128       1.96     skrll 		(((intptr_t)(x) & 0xffffff) | MIPS_KSEG0_START)
    129        1.5  jonathan 
    130       1.77      matt #ifndef _LOCORE
    131       1.77      matt #define	MIPS_XSEG_MASK		(0x3fffffffffffffffLL)
    132       1.77      matt #define	MIPS_XKSEG_START	(0x3ULL << 62)
    133       1.77      matt #define	MIPS_XKSEG_P(x)		(((uint64_t)(x) >> 62) == 3)
    134       1.77      matt 
    135       1.77      matt #define	MIPS_XKPHYS_START	(0x2ULL << 62)
    136       1.77      matt #define	MIPS_PHYS_TO_XKPHYS_UNCACHED(x) \
    137       1.77      matt 	(MIPS_XKPHYS_START | ((uint64_t)(CCA_UNCACHED) << 59) | (x))
    138       1.87  macallan #define	MIPS_PHYS_TO_XKPHYS_ACC(x) \
    139       1.87  macallan 	(MIPS_XKPHYS_START | ((uint64_t)(mips_options.mips3_cca_devmem) << 59) | (x))
    140       1.77      matt #define	MIPS_PHYS_TO_XKPHYS_CACHED(x) \
    141       1.80      matt 	(mips_options.mips3_xkphys_cached | (x))
    142       1.49    simonb #define	MIPS_PHYS_TO_XKPHYS(cca,x) \
    143       1.77      matt 	(MIPS_XKPHYS_START | ((uint64_t)(cca) << 59) | (x))
    144       1.77      matt #define	MIPS_XKPHYS_TO_PHYS(x)	((uint64_t)(x) & 0x07ffffffffffffffLL)
    145       1.77      matt #define	MIPS_XKPHYS_TO_CCA(x)	(((uint64_t)(x) >> 59) & 7)
    146       1.77      matt #define	MIPS_XKPHYS_P(x)	(((uint64_t)(x) >> 62) == 2)
    147       1.77      matt #endif	/* _LOCORE */
    148       1.77      matt 
    149       1.77      matt #define	CCA_UNCACHED		2
    150       1.77      matt #define	CCA_CACHEABLE		3	/* cacheable non-coherent */
    151       1.97    simonb #define	CCA_SB_CACHEABLE_COHERENT 5	/* cacheable coherent (SiByte ext) */
    152       1.87  macallan #define	CCA_ACCEL		7	/* non-cached, write combining */
    153       1.49    simonb 
    154       1.47       uch /* CPU dependent mtc0 hazard hook */
    155       1.82      matt #if (MIPS32R2 + MIPS64R2) > 0
    156       1.82      matt # if (MIPS1 + MIPS3 + MIPS32 + MIPS64) == 0
    157       1.82      matt #  define COP0_SYNC		sll $0,$0,3	/* EHB */
    158       1.82      matt #  define JR_HB_RA		.set push; .set mips32r2; jr.hb ra; nop; .set pop
    159       1.82      matt # else
    160       1.82      matt #  define COP0_SYNC		sll $0,$0,1; sll $0,$0,1; sll $0,$0,3
    161       1.82      matt #  define JR_HB_RA		sll $0,$0,1; sll $0,$0,1; jr ra; sll $0,$0,3
    162       1.82      matt # endif
    163       1.82      matt #elif (MIPS32 + MIPS64) > 0
    164       1.82      matt # define COP0_SYNC		sll $0,$0,1; sll $0,$0,1; sll $0,$0,1
    165       1.82      matt # define JR_HB_RA		sll $0,$0,1; sll $0,$0,1; jr ra; sll $0,$0,1
    166       1.82      matt #elif MIPS3 > 0
    167       1.82      matt # define COP0_SYNC		nop; nop; nop
    168       1.82      matt # define JR_HB_RA		nop; nop; jr ra; nop
    169       1.82      matt #else
    170       1.82      matt # define COP0_SYNC		nop
    171       1.82      matt # define JR_HB_RA		jr ra; nop
    172       1.82      matt #endif
    173       1.58    simonb #define	COP0_HAZARD_FPUENABLE	nop; nop; nop; nop;
    174        1.5  jonathan 
    175        1.5  jonathan /*
    176        1.1   deraadt  * The bits in the cause register.
    177        1.1   deraadt  *
    178        1.5  jonathan  * Bits common to r3000 and r4000:
    179        1.5  jonathan  *
    180       1.13  jonathan  *	MIPS_CR_BR_DELAY	Exception happened in branch delay slot.
    181       1.13  jonathan  *	MIPS_CR_COP_ERR		Coprocessor error.
    182       1.13  jonathan  *	MIPS_CR_IP		Interrupt pending bits defined below.
    183        1.5  jonathan  *				(same meaning as in CAUSE register).
    184       1.13  jonathan  *	MIPS_CR_EXC_CODE	The exception type (see exception codes below).
    185        1.5  jonathan  *
    186        1.5  jonathan  * Differences:
    187       1.78       snj  *  r3k has 4 bits of exception type, r4k has 5 bits.
    188        1.1   deraadt  */
    189       1.49    simonb #define	MIPS_CR_BR_DELAY	0x80000000
    190       1.49    simonb #define	MIPS_CR_COP_ERR		0x30000000
    191      1.100    simonb #define	 MIPS_CR_COP_ERR_CU1	  1
    192      1.100    simonb #define	 MIPS_CR_COP_ERR_CU2	  2
    193      1.100    simonb #define	 MIPS_CR_COP_ERR_CU3	  3
    194       1.49    simonb #define	MIPS1_CR_EXC_CODE	0x0000003C	/* four bits */
    195       1.49    simonb #define	MIPS3_CR_EXC_CODE	0x0000007C	/* five bits */
    196       1.49    simonb #define	MIPS_CR_IP		0x0000FF00
    197       1.49    simonb #define	MIPS_CR_EXC_CODE_SHIFT	2
    198        1.1   deraadt 
    199        1.1   deraadt /*
    200        1.1   deraadt  * The bits in the status register.  All bits are active when set to 1.
    201        1.1   deraadt  *
    202        1.5  jonathan  *	R3000 status register fields:
    203       1.52    simonb  *	MIPS_SR_COP_USABILITY	Control the usability of the four coprocessors.
    204       1.52    simonb  *	MIPS_SR_TS		TLB shutdown.
    205        1.5  jonathan  *
    206        1.5  jonathan  *	MIPS_SR_INT_IE		Master (current) interrupt enable bit.
    207        1.5  jonathan  *
    208        1.5  jonathan  * Differences:
    209        1.5  jonathan  *	r3k has cache control is via frobbing SR register bits, whereas the
    210        1.5  jonathan  *	r4k cache control is via explicit instructions.
    211        1.5  jonathan  *	r3k has a 3-entry stack of kernel/user bits, whereas the
    212        1.5  jonathan  *	r4k has kernel/supervisor/user.
    213        1.5  jonathan  */
    214       1.49    simonb #define	MIPS_SR_COP_USABILITY	0xf0000000
    215       1.49    simonb #define	MIPS_SR_COP_0_BIT	0x10000000
    216       1.49    simonb #define	MIPS_SR_COP_1_BIT	0x20000000
    217       1.80      matt #define	MIPS_SR_COP_2_BIT	0x40000000
    218        1.5  jonathan 
    219        1.5  jonathan 	/* r4k and r3k differences, see below */
    220        1.5  jonathan 
    221       1.52    simonb #define	MIPS_SR_MX		0x01000000	/* MIPS64 */
    222       1.52    simonb #define	MIPS_SR_PX		0x00800000	/* MIPS64 */
    223       1.51    simonb #define	MIPS_SR_BEV		0x00400000	/* Use boot exception vector */
    224       1.52    simonb #define	MIPS_SR_TS		0x00200000
    225        1.5  jonathan 
    226        1.5  jonathan 	/* r4k and r3k differences, see below */
    227        1.5  jonathan 
    228       1.49    simonb #define	MIPS_SR_INT_IE		0x00000001
    229       1.13  jonathan /*#define MIPS_SR_MBZ		0x0f8000c0*/	/* Never used, true for r3k */
    230       1.13  jonathan /*#define MIPS_SR_INT_MASK	0x0000ff00*/
    231        1.5  jonathan 
    232        1.5  jonathan 
    233        1.5  jonathan /*
    234        1.5  jonathan  * The R2000/R3000-specific status register bit definitions.
    235        1.5  jonathan  * all bits are active when set to 1.
    236        1.5  jonathan  *
    237       1.13  jonathan  *	MIPS_SR_PARITY_ERR	Parity error.
    238       1.13  jonathan  *	MIPS_SR_CACHE_MISS	Most recent D-cache load resulted in a miss.
    239       1.13  jonathan  *	MIPS_SR_PARITY_ZERO	Zero replaces outgoing parity bits.
    240       1.13  jonathan  *	MIPS_SR_SWAP_CACHES	Swap I-cache and D-cache.
    241       1.13  jonathan  *	MIPS_SR_ISOL_CACHES	Isolate D-cache from main memory.
    242        1.1   deraadt  *				Interrupt enable bits defined below.
    243       1.13  jonathan  *	MIPS_SR_KU_OLD		Old kernel/user mode bit. 1 => user mode.
    244       1.13  jonathan  *	MIPS_SR_INT_ENA_OLD	Old interrupt enable bit.
    245       1.13  jonathan  *	MIPS_SR_KU_PREV		Previous kernel/user mode bit. 1 => user mode.
    246       1.13  jonathan  *	MIPS_SR_INT_ENA_PREV	Previous interrupt enable bit.
    247       1.13  jonathan  *	MIPS_SR_KU_CUR		Current kernel/user mode bit. 1 => user mode.
    248        1.1   deraadt  */
    249        1.5  jonathan 
    250       1.49    simonb #define	MIPS1_PARITY_ERR	0x00100000
    251       1.49    simonb #define	MIPS1_CACHE_MISS	0x00080000
    252       1.49    simonb #define	MIPS1_PARITY_ZERO	0x00040000
    253       1.49    simonb #define	MIPS1_SWAP_CACHES	0x00020000
    254       1.49    simonb #define	MIPS1_ISOL_CACHES	0x00010000
    255       1.49    simonb 
    256       1.49    simonb #define	MIPS1_SR_KU_OLD		0x00000020	/* 2nd stacked KU/IE*/
    257       1.49    simonb #define	MIPS1_SR_INT_ENA_OLD	0x00000010	/* 2nd stacked KU/IE*/
    258       1.49    simonb #define	MIPS1_SR_KU_PREV	0x00000008	/* 1st stacked KU/IE*/
    259       1.49    simonb #define	MIPS1_SR_INT_ENA_PREV	0x00000004	/* 1st stacked KU/IE*/
    260       1.49    simonb #define	MIPS1_SR_KU_CUR		0x00000002	/* current KU */
    261        1.5  jonathan 
    262        1.5  jonathan /* backwards compatibility */
    263       1.49    simonb #define	MIPS_SR_PARITY_ERR	MIPS1_PARITY_ERR
    264       1.49    simonb #define	MIPS_SR_CACHE_MISS	MIPS1_CACHE_MISS
    265       1.49    simonb #define	MIPS_SR_PARITY_ZERO	MIPS1_PARITY_ZERO
    266       1.49    simonb #define	MIPS_SR_SWAP_CACHES	MIPS1_SWAP_CACHES
    267       1.49    simonb #define	MIPS_SR_ISOL_CACHES	MIPS1_ISOL_CACHES
    268       1.49    simonb 
    269       1.49    simonb #define	MIPS_SR_KU_OLD		MIPS1_SR_KU_OLD
    270       1.49    simonb #define	MIPS_SR_INT_ENA_OLD	MIPS1_SR_INT_ENA_OLD
    271       1.49    simonb #define	MIPS_SR_KU_PREV		MIPS1_SR_KU_PREV
    272       1.49    simonb #define	MIPS_SR_KU_CUR		MIPS1_SR_KU_CUR
    273       1.49    simonb #define	MIPS_SR_INT_ENA_PREV	MIPS1_SR_INT_ENA_PREV
    274        1.5  jonathan 
    275        1.5  jonathan /*
    276        1.5  jonathan  * R4000 status register bit definitons,
    277        1.5  jonathan  * where different from r2000/r3000.
    278        1.5  jonathan  */
    279       1.49    simonb #define	MIPS3_SR_XX		0x80000000
    280       1.49    simonb #define	MIPS3_SR_RP		0x08000000
    281       1.61    simonb #define	MIPS3_SR_FR		0x04000000
    282       1.49    simonb #define	MIPS3_SR_RE		0x02000000
    283       1.49    simonb 
    284       1.49    simonb #define	MIPS3_SR_DIAG_DL	0x01000000		/* QED 52xx */
    285       1.49    simonb #define	MIPS3_SR_DIAG_IL	0x00800000		/* QED 52xx */
    286       1.77      matt #define	MIPS3_SR_PX		0x00800000		/* MIPS64 */
    287       1.52    simonb #define	MIPS3_SR_SR		0x00100000
    288       1.52    simonb #define	MIPS3_SR_NMI		0x00080000		/* MIPS32/64 */
    289       1.49    simonb #define	MIPS3_SR_DIAG_CH	0x00040000
    290       1.49    simonb #define	MIPS3_SR_DIAG_CE	0x00020000
    291       1.49    simonb #define	MIPS3_SR_DIAG_PE	0x00010000
    292       1.49    simonb #define	MIPS3_SR_KX		0x00000080
    293       1.49    simonb #define	MIPS3_SR_SX		0x00000040
    294       1.49    simonb #define	MIPS3_SR_UX		0x00000020
    295       1.49    simonb #define	MIPS3_SR_KSU_MASK	0x00000018
    296       1.49    simonb #define	MIPS3_SR_KSU_USER	0x00000010
    297       1.49    simonb #define	MIPS3_SR_KSU_SUPER	0x00000008
    298       1.49    simonb #define	MIPS3_SR_KSU_KERNEL	0x00000000
    299       1.49    simonb #define	MIPS3_SR_ERL		0x00000004
    300       1.49    simonb #define	MIPS3_SR_EXL		0x00000002
    301       1.49    simonb 
    302       1.49    simonb #define	MIPS_SR_SOFT_RESET	MIPS3_SR_SOFT_RESET
    303       1.49    simonb #define	MIPS_SR_DIAG_CH		MIPS3_SR_DIAG_CH
    304       1.49    simonb #define	MIPS_SR_DIAG_CE		MIPS3_SR_DIAG_CE
    305       1.49    simonb #define	MIPS_SR_DIAG_PE		MIPS3_SR_DIAG_PE
    306       1.49    simonb #define	MIPS_SR_KX		MIPS3_SR_KX
    307       1.49    simonb #define	MIPS_SR_SX		MIPS3_SR_SX
    308       1.49    simonb #define	MIPS_SR_UX		MIPS3_SR_UX
    309       1.49    simonb 
    310       1.49    simonb #define	MIPS_SR_KSU_MASK	MIPS3_SR_KSU_MASK
    311       1.49    simonb #define	MIPS_SR_KSU_USER	MIPS3_SR_KSU_USER
    312       1.49    simonb #define	MIPS_SR_KSU_SUPER	MIPS3_SR_KSU_SUPER
    313       1.49    simonb #define	MIPS_SR_KSU_KERNEL	MIPS3_SR_KSU_KERNEL
    314       1.49    simonb #define	MIPS_SR_ERL		MIPS3_SR_ERL
    315       1.49    simonb #define	MIPS_SR_EXL		MIPS3_SR_EXL
    316        1.5  jonathan 
    317        1.1   deraadt 
    318        1.1   deraadt /*
    319        1.1   deraadt  * The interrupt masks.
    320        1.1   deraadt  * If a bit in the mask is 1 then the interrupt is enabled (or pending).
    321        1.1   deraadt  */
    322       1.49    simonb #define	MIPS_INT_MASK		0xff00
    323       1.49    simonb #define	MIPS_INT_MASK_5		0x8000
    324       1.49    simonb #define	MIPS_INT_MASK_4		0x4000
    325       1.49    simonb #define	MIPS_INT_MASK_3		0x2000
    326       1.49    simonb #define	MIPS_INT_MASK_2		0x1000
    327       1.49    simonb #define	MIPS_INT_MASK_1		0x0800
    328       1.49    simonb #define	MIPS_INT_MASK_0		0x0400
    329       1.49    simonb #define	MIPS_HARD_INT_MASK	0xfc00
    330       1.49    simonb #define	MIPS_SOFT_INT_MASK_1	0x0200
    331       1.49    simonb #define	MIPS_SOFT_INT_MASK_0	0x0100
    332       1.80      matt #define	MIPS_SOFT_INT_MASK	0x0300
    333       1.80      matt #define	MIPS_INT_MASK_SHIFT	8
    334        1.6  jonathan 
    335       1.11  jonathan /*
    336       1.35     jeffs  * mips3 CPUs have on-chip timer at INT_MASK_5.  Each platform can
    337       1.35     jeffs  * choose to enable this interrupt.
    338       1.11  jonathan  */
    339       1.35     jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
    340       1.49    simonb #define	MIPS3_INT_MASK			MIPS_INT_MASK
    341       1.49    simonb #define	MIPS3_HARD_INT_MASK		MIPS_HARD_INT_MASK
    342       1.35     jeffs #else
    343       1.49    simonb #define	MIPS3_INT_MASK			(MIPS_INT_MASK &  ~MIPS_INT_MASK_5)
    344       1.49    simonb #define	MIPS3_HARD_INT_MASK		(MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
    345       1.35     jeffs #endif
    346        1.5  jonathan 
    347        1.1   deraadt /*
    348        1.1   deraadt  * The bits in the context register.
    349        1.1   deraadt  */
    350       1.49    simonb #define	MIPS1_CNTXT_PTE_BASE	0xFFE00000
    351       1.49    simonb #define	MIPS1_CNTXT_BAD_VPN	0x001FFFFC
    352        1.5  jonathan 
    353       1.49    simonb #define	MIPS3_CNTXT_PTE_BASE	0xFF800000
    354       1.49    simonb #define	MIPS3_CNTXT_BAD_VPN2	0x007FFFF0
    355        1.1   deraadt 
    356        1.1   deraadt /*
    357       1.15  jonathan  * The bits in the MIPS3 config register.
    358       1.15  jonathan  *
    359       1.15  jonathan  *	bit 0..5: R/W, Bit 6..31: R/O
    360       1.15  jonathan  */
    361       1.15  jonathan 
    362       1.15  jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    363       1.49    simonb #define	MIPS3_CONFIG_K0_MASK	0x00000007
    364       1.15  jonathan 
    365       1.15  jonathan /*
    366       1.15  jonathan  * R/W Update on Store Conditional
    367       1.15  jonathan  *	0: Store Conditional uses coherency algorithm specified by TLB
    368       1.15  jonathan  *	1: Store Conditional uses cacheable coherent update on write
    369       1.15  jonathan  */
    370       1.49    simonb #define	MIPS3_CONFIG_CU		0x00000008
    371       1.15  jonathan 
    372       1.49    simonb #define	MIPS3_CONFIG_DB		0x00000010	/* Primary D-cache line size */
    373       1.49    simonb #define	MIPS3_CONFIG_IB		0x00000020	/* Primary I-cache line size */
    374       1.49    simonb #define	MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
    375       1.17  nisimura 	(((config) & (bit)) ? 32 : 16)
    376       1.15  jonathan 
    377       1.49    simonb #define	MIPS3_CONFIG_DC_MASK	0x000001c0	/* Primary D-cache size */
    378       1.49    simonb #define	MIPS3_CONFIG_DC_SHIFT	6
    379       1.49    simonb #define	MIPS3_CONFIG_IC_MASK	0x00000e00	/* Primary I-cache size */
    380       1.49    simonb #define	MIPS3_CONFIG_IC_SHIFT	9
    381       1.49    simonb #define	MIPS3_CONFIG_C_DEFBASE	0x1000		/* default base 2^12 */
    382       1.66   tsutsui 
    383       1.66   tsutsui /* Cache size mode indication: available only on Vr41xx CPUs */
    384       1.66   tsutsui #define	MIPS3_CONFIG_CS		0x00001000
    385       1.66   tsutsui #define	MIPS3_CONFIG_C_4100BASE	0x0400		/* base is 2^10 if CS=1 */
    386       1.49    simonb #define	MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
    387       1.36     chuck 	((base) << (((config) & (mask)) >> (shift)))
    388       1.59     rafal 
    389       1.59     rafal /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
    390       1.59     rafal #define	MIPS3_CONFIG_SE		0x00001000
    391       1.15  jonathan 
    392       1.15  jonathan /* Block ordering: 0: sequential, 1: sub-block */
    393       1.49    simonb #define	MIPS3_CONFIG_EB		0x00002000
    394       1.15  jonathan 
    395       1.15  jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
    396       1.49    simonb #define	MIPS3_CONFIG_EM		0x00004000
    397       1.15  jonathan 
    398       1.15  jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
    399       1.49    simonb #define	MIPS3_CONFIG_BE		0x00008000
    400       1.15  jonathan 
    401       1.15  jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
    402       1.49    simonb #define	MIPS3_CONFIG_SM		0x00010000
    403       1.15  jonathan 
    404       1.15  jonathan /* Secondary Cache - 0: present, 1: not present */
    405       1.49    simonb #define	MIPS3_CONFIG_SC		0x00020000
    406       1.15  jonathan 
    407       1.26    castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
    408       1.49    simonb #define	MIPS3_CONFIG_EW_MASK	0x000c0000
    409       1.49    simonb #define	MIPS3_CONFIG_EW_SHIFT	18
    410       1.15  jonathan 
    411       1.15  jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
    412       1.49    simonb #define	MIPS3_CONFIG_SW		0x00100000
    413       1.15  jonathan 
    414       1.15  jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
    415       1.49    simonb #define	MIPS3_CONFIG_SS		0x00200000
    416       1.15  jonathan 
    417       1.15  jonathan /* Secondary Cache line size */
    418       1.49    simonb #define	MIPS3_CONFIG_SB_MASK	0x00c00000
    419       1.49    simonb #define	MIPS3_CONFIG_SB_SHIFT	22
    420       1.49    simonb #define	MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
    421       1.15  jonathan 	(0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
    422       1.15  jonathan 
    423       1.33     soren /* Write back data rate */
    424       1.49    simonb #define	MIPS3_CONFIG_EP_MASK	0x0f000000
    425       1.49    simonb #define	MIPS3_CONFIG_EP_SHIFT	24
    426       1.15  jonathan 
    427       1.15  jonathan /* System clock ratio - this value is CPU dependent */
    428       1.49    simonb #define	MIPS3_CONFIG_EC_MASK	0x70000000
    429       1.49    simonb #define	MIPS3_CONFIG_EC_SHIFT	28
    430       1.15  jonathan 
    431       1.15  jonathan /* Master-Checker Mode - 1: enabled */
    432       1.49    simonb #define	MIPS3_CONFIG_CM		0x80000000
    433       1.64   tsutsui 
    434       1.64   tsutsui /*
    435       1.64   tsutsui  * The bits in the MIPS4 config register.
    436       1.64   tsutsui  */
    437       1.64   tsutsui 
    438       1.64   tsutsui /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    439       1.64   tsutsui #define	MIPS4_CONFIG_K0_MASK	MIPS3_CONFIG_K0_MASK
    440       1.64   tsutsui #define	MIPS4_CONFIG_DN_MASK	0x00000018	/* Device number */
    441       1.64   tsutsui #define	MIPS4_CONFIG_CT		0x00000020	/* CohPrcReqTar */
    442       1.64   tsutsui #define	MIPS4_CONFIG_PE		0x00000040	/* PreElmReq */
    443       1.64   tsutsui #define	MIPS4_CONFIG_PM_MASK	0x00000180	/* PreReqMax */
    444       1.64   tsutsui #define	MIPS4_CONFIG_EC_MASK	0x00001e00	/* SysClkDiv */
    445       1.64   tsutsui #define	MIPS4_CONFIG_SB		0x00002000	/* SCBlkSize */
    446       1.64   tsutsui #define	MIPS4_CONFIG_SK		0x00004000	/* SCColEn */
    447       1.64   tsutsui #define	MIPS4_CONFIG_BE		0x00008000	/* MemEnd */
    448       1.64   tsutsui #define	MIPS4_CONFIG_SS_MASK	0x00070000	/* SCSize */
    449       1.64   tsutsui #define	MIPS4_CONFIG_SC_MASK	0x00380000	/* SCClkDiv */
    450       1.64   tsutsui #define	MIPS4_CONFIG_RESERVED	0x03c00000	/* Reserved wired 0 */
    451       1.64   tsutsui #define	MIPS4_CONFIG_DC_MASK	0x1c000000	/* Primary D-Cache size */
    452       1.64   tsutsui #define	MIPS4_CONFIG_IC_MASK	0xe0000000	/* Primary I-Cache size */
    453       1.64   tsutsui 
    454       1.64   tsutsui #define	MIPS4_CONFIG_DC_SHIFT	26
    455       1.64   tsutsui #define	MIPS4_CONFIG_IC_SHIFT	29
    456       1.64   tsutsui 
    457       1.64   tsutsui #define	MIPS4_CONFIG_CACHE_SIZE(config, mask, base, shift)		\
    458       1.64   tsutsui 	((base) << (((config) & (mask)) >> (shift)))
    459       1.64   tsutsui 
    460       1.64   tsutsui #define	MIPS4_CONFIG_CACHE_L2_LSIZE(config)				\
    461       1.64   tsutsui 	(((config) & MIPS4_CONFIG_SB) ? 128 : 64)
    462       1.15  jonathan 
    463       1.15  jonathan /*
    464        1.1   deraadt  * Location of exception vectors.
    465        1.5  jonathan  *
    466        1.5  jonathan  * Common vectors:  reset and UTLB miss.
    467        1.1   deraadt  */
    468       1.77      matt #define	MIPS_RESET_EXC_VEC	MIPS_PHYS_TO_KSEG1(0x1FC00000)
    469       1.77      matt #define	MIPS_UTLB_MISS_EXC_VEC	MIPS_PHYS_TO_KSEG0(0)
    470       1.49    simonb 
    471       1.49    simonb /*
    472       1.49    simonb  * MIPS-1 general exception vector (everything else)
    473       1.49    simonb  */
    474       1.77      matt #define	MIPS1_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0080)
    475       1.49    simonb 
    476       1.49    simonb /*
    477       1.49    simonb  * MIPS-III exception vectors
    478       1.49    simonb  */
    479       1.77      matt #define	MIPS3_XTLB_MISS_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0080)
    480       1.77      matt #define	MIPS3_CACHE_ERR_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0100)
    481       1.77      matt #define	MIPS3_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0180)
    482        1.5  jonathan 
    483        1.5  jonathan /*
    484       1.49    simonb  * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
    485        1.5  jonathan  */
    486       1.77      matt #define	MIPS3_INTR_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0200)
    487        1.5  jonathan 
    488        1.5  jonathan /*
    489        1.1   deraadt  * Coprocessor 0 registers:
    490        1.1   deraadt  *
    491       1.46    simonb  *				v--- width for mips I,III,32,64
    492       1.46    simonb  *				     (3=32bit, 6=64bit, i=impl dep)
    493       1.46    simonb  *  0	MIPS_COP_0_TLB_INDEX	3333 TLB Index.
    494       1.46    simonb  *  1	MIPS_COP_0_TLB_RANDOM	3333 TLB Random.
    495       1.46    simonb  *  2	MIPS_COP_0_TLB_LOW	3... r3k TLB entry low.
    496       1.46    simonb  *  2	MIPS_COP_0_TLB_LO0	.636 r4k TLB entry low.
    497       1.46    simonb  *  3	MIPS_COP_0_TLB_LO1	.636 r4k TLB entry low, extended.
    498       1.46    simonb  *  4	MIPS_COP_0_TLB_CONTEXT	3636 TLB Context.
    499       1.81      matt  *  4/2	MIPS_COP_0_USERLOCAL	..36 UserLocal.
    500       1.46    simonb  *  5	MIPS_COP_0_TLB_PG_MASK	.333 TLB Page Mask register.
    501      1.103    simonb  *  5/1 MIPS_COP_0_PG_GRAIN	..33 PageGrain register.
    502      1.103    simonb  *  5/5 MIPS_COP_0_PWBASE	..33 Page Walker Base register.
    503      1.103    simonb  *  5/6 MIPS_COP_0_PWFIELD	..33 Page Walker Field register.
    504      1.103    simonb  *  5/7 MIPS_COP_0_PWSIZE	..33 Page Walker Size register.
    505       1.46    simonb  *  6	MIPS_COP_0_TLB_WIRED	.333 Wired TLB number.
    506      1.103    simonb  *  6/6	MIPS_COP_0_PWCTL	..33 Page Walker Control register.
    507      1.103    simonb  *  6/6	MIPS_COP_0_EIRR		...6 [RMI] Extended Interrupt Request Register.
    508      1.103    simonb  *  6/7	MIPS_COP_0_EIMR		...6 [RMI] Extended Interrupt Mask Register.
    509       1.83      matt  *  7	MIPS_COP_0_HWRENA	..33 rdHWR Enable.
    510       1.46    simonb  *  8	MIPS_COP_0_BAD_VADDR	3636 Bad virtual address.
    511       1.46    simonb  *  9	MIPS_COP_0_COUNT	.333 Count register.
    512      1.103    simonb  *  9/6	MIPS_COP_0_CVMCNT	...6 [CAVIUM] CvmCtl register.
    513      1.103    simonb  *  9/7	MIPS_COP_0_CVMCTL	...6 [CAVIUM] CvmCount register (64 bit).
    514       1.46    simonb  * 10	MIPS_COP_0_TLB_HI	3636 TLB entry high.
    515       1.46    simonb  * 11	MIPS_COP_0_COMPARE	.333 Compare (against Count).
    516      1.103    simonb  * 11/7	MIPS_COP_0_CVMMEMCTL	...6 [CAVIUM] CvmMemCtl register.
    517       1.46    simonb  * 12	MIPS_COP_0_STATUS	3333 Status register.
    518       1.83      matt  * 12/1	MIPS_COP_0_INTCTL	..33 Interrupt Control.
    519       1.83      matt  * 12/2	MIPS_COP_0_SRSCTL	..33 Shadow Register Set Selectors.
    520       1.83      matt  * 12/3	MIPS_COP_0_SRSMAP	..33 Shadow Set Map.
    521       1.46    simonb  * 13	MIPS_COP_0_CAUSE	3333 Exception cause register.
    522       1.46    simonb  * 14	MIPS_COP_0_EXC_PC	3636 Exception PC.
    523       1.46    simonb  * 15	MIPS_COP_0_PRID		3333 Processor revision identifier.
    524       1.83      matt  * 15/1	MIPS_COP_0_EBASE	..33 Exception Base.
    525       1.46    simonb  * 16	MIPS_COP_0_CONFIG	3333 Configuration register.
    526       1.46    simonb  * 16/1	MIPS_COP_0_CONFIG1	..33 Configuration register 1.
    527       1.46    simonb  * 16/2	MIPS_COP_0_CONFIG2	..33 Configuration register 2.
    528       1.46    simonb  * 16/3	MIPS_COP_0_CONFIG3	..33 Configuration register 3.
    529       1.92      matt  * 16/4	MIPS_COP_0_CONFIG4	..33 Configuration register 6.
    530       1.92      matt  * 16/5	MIPS_COP_0_CONFIG5	..33 Configuration register 7.
    531       1.83      matt  * 16/6	MIPS_COP_0_CONFIG6	..33 Configuration register 6.
    532      1.107    simonb  * 16/6	MIPS_COP_0_CVMMEMCTL2	...6 [CAVIUM] CvmMemCtl2 register.
    533       1.81      matt  * 16/7	MIPS_COP_0_CONFIG7	..33 Configuration register 7.
    534      1.107    simonb  * 16/7	MIPS_COP_0_CVMVMCONFIG	...6 [CAVIUM] CvmVMConfig register.
    535       1.46    simonb  * 17	MIPS_COP_0_LLADDR	.336 Load Linked Address.
    536       1.46    simonb  * 18	MIPS_COP_0_WATCH_LO	.336 WatchLo register.
    537      1.103    simonb  * 18/1	MIPS_COP_0_WATCH_LO2	..ii WatchLo 1 register.
    538       1.46    simonb  * 19	MIPS_COP_0_WATCH_HI	.333 WatchHi register.
    539      1.103    simonb  * 19/1	MIPS_COP_0_WATCH_HI1	..ii WatchHi 1 register.
    540       1.46    simonb  * 20	MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
    541       1.80      matt  * 22	MIPS_COP_0_OSSCRATCH	...6 [RMI] OS Scratch register. (select 0..7)
    542       1.84      matt  * 22	MIPS_COP_0_DIAG		...6 [LOONGSON2] Diagnostic register.
    543      1.103    simonb  * 22	MIPS_COP_0_MCD		...6 [CAVIUM] Multi-Core Debug register.
    544       1.46    simonb  * 23	MIPS_COP_0_DEBUG	.... Debug JTAG register.
    545       1.46    simonb  * 24	MIPS_COP_0_DEPC		.... DEPC JTAG register.
    546      1.103    simonb  * 25/0	MIPS_COP_0_PERFCNT0_CTL	..ii Performance Counter 0 control register.
    547      1.103    simonb  * 25/1	MIPS_COP_0_PERFCNT0_CNT	..ii Performance Counter 0 value register.
    548      1.103    simonb  * 25/2	MIPS_COP_0_PERFCNT1_CTL	..ii Performance Counter 1 control register.
    549      1.103    simonb  * 25/3	MIPS_COP_0_PERFCNT1_CNT	..ii Performance Counter 1 value register.
    550      1.108    simonb  * 25/4	MIPS_COP_0_PERFCNT0_CTL	..ii Performance Counter 2 control register.
    551      1.108    simonb  * 25/5	MIPS_COP_0_PERFCNT0_CNT	..ii Performance Counter 2 value register.
    552      1.108    simonb  * 25/6	MIPS_COP_0_PERFCNT1_CTL	..ii Performance Counter 3 control register.
    553      1.108    simonb  * 25/7	MIPS_COP_0_PERFCNT1_CNT	..ii Performance Counter 3 value register.
    554       1.46    simonb  * 26	MIPS_COP_0_ECC		.3ii ECC / Error Control register.
    555       1.46    simonb  * 27	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    556      1.103    simonb  * 27	MIPS_COP_0_CACHE_ERR_I	...6 [CAVIUM] Cache Error register (instr).
    557      1.103    simonb  * 27/1	MIPS_COP_0_CACHE_ERR_D	...6 [CAVIUM] Cache Error register (data).
    558      1.103    simonb  * 27/1	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    559       1.46    simonb  * 28/0	MIPS_COP_0_TAG_LO	.3ii Cache TagLo register (instr).
    560       1.46    simonb  * 28/1	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (instr).
    561       1.46    simonb  * 28/2	MIPS_COP_0_TAG_LO	..ii Cache TagLo register (data).
    562       1.46    simonb  * 28/3	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (data).
    563       1.46    simonb  * 29/0	MIPS_COP_0_TAG_HI	.3ii Cache TagHi register (instr).
    564       1.46    simonb  * 29/1	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (instr).
    565      1.103    simonb  * 29/2	MIPS_COP_0_TAG_HI_DATA	..ii Cache TagHi register (data).
    566      1.103    simonb  * 29/3	MIPS_COP_0_DATA_HI_DATA	..ii Cache DataHi register (data).
    567       1.46    simonb  * 30	MIPS_COP_0_ERROR_PC	.636 Error EPC register.
    568       1.46    simonb  * 31	MIPS_COP_0_DESAVE	.... DESAVE JTAG register.
    569        1.1   deraadt  */
    570       1.49    simonb #ifdef _LOCORE
    571       1.49    simonb #define	_(n)	__CONCAT($,n)
    572       1.49    simonb #else
    573       1.49    simonb #define	_(n)	n
    574       1.49    simonb #endif
    575       1.49    simonb #define	MIPS_COP_0_TLB_INDEX	_(0)
    576       1.49    simonb #define	MIPS_COP_0_TLB_RANDOM	_(1)
    577       1.22  nisimura 	/* Name and meaning of	TLB bits for $2 differ on r3k and r4k. */
    578        1.5  jonathan 
    579       1.49    simonb #define	MIPS_COP_0_TLB_CONTEXT	_(4)
    580        1.5  jonathan 					/* $5 and $6 new with MIPS-III */
    581       1.49    simonb #define	MIPS_COP_0_BAD_VADDR	_(8)
    582       1.49    simonb #define	MIPS_COP_0_TLB_HI	_(10)
    583       1.49    simonb #define	MIPS_COP_0_STATUS	_(12)
    584       1.49    simonb #define	MIPS_COP_0_CAUSE	_(13)
    585       1.49    simonb #define	MIPS_COP_0_EXC_PC	_(14)
    586       1.49    simonb #define	MIPS_COP_0_PRID		_(15)
    587        1.1   deraadt 
    588       1.18  nisimura /* MIPS-I */
    589       1.49    simonb #define	MIPS_COP_0_TLB_LOW	_(2)
    590        1.5  jonathan 
    591       1.18  nisimura /* MIPS-III */
    592       1.49    simonb #define	MIPS_COP_0_TLB_LO0	_(2)
    593       1.49    simonb #define	MIPS_COP_0_TLB_LO1	_(3)
    594        1.5  jonathan 
    595       1.49    simonb #define	MIPS_COP_0_TLB_PG_MASK	_(5)
    596       1.49    simonb #define	MIPS_COP_0_TLB_WIRED	_(6)
    597       1.14  jonathan 
    598       1.49    simonb #define	MIPS_COP_0_COUNT	_(9)
    599       1.49    simonb #define	MIPS_COP_0_COMPARE	_(11)
    600        1.5  jonathan 
    601       1.49    simonb #define	MIPS_COP_0_CONFIG	_(16)
    602       1.49    simonb #define	MIPS_COP_0_LLADDR	_(17)
    603       1.49    simonb #define	MIPS_COP_0_WATCH_LO	_(18)
    604      1.103    simonb #define	MIPS_COP_0_WATCH_LO1	_(18), 1	/* MIPS32/64 optional */
    605       1.49    simonb #define	MIPS_COP_0_WATCH_HI	_(19)
    606      1.103    simonb #define	MIPS_COP_0_WATCH_HI1	_(19), 1	/* MIPS32/64 optional */
    607       1.49    simonb #define	MIPS_COP_0_TLB_XCONTEXT _(20)
    608       1.49    simonb #define	MIPS_COP_0_ECC		_(26)
    609       1.49    simonb #define	MIPS_COP_0_CACHE_ERR	_(27)
    610      1.103    simonb #define	MIPS_COP_0_CACHE_ERR_I	_(27)		/* CAVIUM */
    611      1.103    simonb #define	MIPS_COP_0_CACHE_ERR_D	_(27), 1	/* CAVIUM */
    612       1.49    simonb #define	MIPS_COP_0_TAG_LO	_(28)
    613       1.49    simonb #define	MIPS_COP_0_TAG_HI	_(29)
    614      1.103    simonb #define	MIPS_COP_0_TAG_HI_DATA	_(29), 2
    615       1.49    simonb #define	MIPS_COP_0_ERROR_PC	_(30)
    616        1.5  jonathan 
    617       1.40    simonb /* MIPS32/64 */
    618       1.92      matt #define	MIPS_COP_0_CTXCONFIG	_(4), 1
    619       1.92      matt #define	MIPS_COP_0_USERLOCAL	_(4), 2
    620       1.92      matt #define	MIPS_COP_0_XCTXCONFIG	_(4), 3		/* MIPS64 */
    621       1.92      matt #define	MIPS_COP_0_PGGRAIN	_(5), 1
    622       1.92      matt #define	MIPS_COP_0_SEGCTL0	_(5), 2
    623       1.92      matt #define	MIPS_COP_0_SEGCTL1	_(5), 3
    624       1.92      matt #define	MIPS_COP_0_SEGCTL2	_(5), 4
    625       1.92      matt #define	MIPS_COP_0_PWBASE	_(5), 5
    626       1.92      matt #define	MIPS_COP_0_PWFIELD	_(5), 6
    627       1.92      matt #define	MIPS_COP_0_PWSIZE	_(5), 7
    628      1.105    simonb #define	MIPS_COP_0_PWCTL	_(6), 6
    629      1.105    simonb #define	MIPS_COP_0_EIRR		_(6), 6		/* RMI */
    630      1.105    simonb #define	MIPS_COP_0_EIMR		_(6), 7		/* RMI */
    631       1.82      matt #define	MIPS_COP_0_HWRENA	_(7)
    632      1.105    simonb #define	MIPS_COP_0_BADINSTR	_(8), 1
    633      1.105    simonb #define	MIPS_COP_0_BADINSTRP	_(8), 2
    634      1.103    simonb #define	MIPS_COP_0_CVMCNT	_(9), 6		/* CAVIUM */
    635      1.103    simonb #define	MIPS_COP_0_CVMCTL	_(9), 7		/* CAVIUM */
    636      1.103    simonb #define	MIPS_COP_0_CVMMEMCTL	_(11), 7	/* CAVIUM */
    637       1.92      matt #define	MIPS_COP_0_INTCTL	_(12), 1
    638       1.92      matt #define	MIPS_COP_0_SRSCTL	_(12), 2
    639       1.92      matt #define	MIPS_COP_0_SRSMAP	_(12), 3
    640       1.92      matt #define	MIPS_COP_0_NESTEDEXC	_(13), 5
    641       1.92      matt #define	MIPS_COP_0_NESTED_EPC	_(14), 2
    642       1.92      matt #define	MIPS_COP_0_EBASE	_(15), 1
    643       1.92      matt #define	MIPS_COP_0_CDMMBASE	_(15), 2
    644       1.92      matt #define	MIPS_COP_0_CMGCRBASE	_(15), 3
    645      1.105    simonb #define	MIPS_COP_0_CONFIG1	_(16), 1
    646      1.105    simonb #define	MIPS_COP_0_CONFIG2	_(16), 2
    647      1.105    simonb #define	MIPS_COP_0_CONFIG3	_(16), 3
    648      1.105    simonb #define	MIPS_COP_0_CONFIG4	_(16), 4
    649      1.105    simonb #define	MIPS_COP_0_CONFIG5	_(16), 5
    650      1.105    simonb #define	MIPS_COP_0_CONFIG6	_(16), 6
    651      1.107    simonb #define	MIPS_COP_0_CVMMEMCTL2	_(16), 6	/* CAVIUM */
    652      1.105    simonb #define	MIPS_COP_0_CONFIG7	_(16), 7
    653      1.107    simonb #define	MIPS_COP_0_CVMVMCONFIG	_(16), 7	/* CAVIUM */
    654       1.92      matt #define	MIPS_COP_0_OSSCRATCH	_(22)		/* RMI */
    655      1.103    simonb #define	MIPS_COP_0_DIAG		_(22)		/* LOONGSON2 */
    656      1.103    simonb #define	MIPS_COP_0_MCD		_(22)		/* CAVIUM */
    657       1.49    simonb #define	MIPS_COP_0_DEBUG	_(23)
    658       1.49    simonb #define	MIPS_COP_0_DEPC		_(24)
    659      1.103    simonb #define	MIPS_COP_0_PERFCNT0_CTL	_(25)
    660      1.103    simonb #define	MIPS_COP_0_PERFCNT0_CNT	_(25), 1
    661      1.103    simonb #define	MIPS_COP_0_PERFCNT1_CTL	_(25), 2
    662      1.103    simonb #define	MIPS_COP_0_PERFCNT1_CNT	_(25), 3
    663      1.108    simonb #define	MIPS_COP_0_PERFCNT2_CTL	_(25), 4
    664      1.108    simonb #define	MIPS_COP_0_PERFCNT2_CNT	_(25), 5
    665      1.108    simonb #define	MIPS_COP_0_PERFCNT3_CTL	_(25), 6
    666      1.108    simonb #define	MIPS_COP_0_PERFCNT3_CNT	_(25), 7
    667      1.103    simonb #define	MIPS_COP_0_DATA_LO	_(28), 1
    668      1.103    simonb #define	MIPS_COP_0_DATA_HI	_(29), 3
    669      1.103    simonb #define	MIPS_COP_0_DATA_HI_DATA	_(29)
    670       1.49    simonb #define	MIPS_COP_0_DESAVE	_(31)
    671        1.5  jonathan 
    672       1.85      matt #define	MIPS_DIAG_RAS_DISABLE	0x00000001	/* Loongson2 */
    673       1.85      matt #define	MIPS_DIAG_BTB_CLEAR	0x00000002	/* Loongson2 */
    674       1.85      matt #define	MIPS_DIAG_ITLB_CLEAR	0x00000004	/* Loongson2 */
    675       1.85      matt 
    676        1.1   deraadt /*
    677        1.1   deraadt  * Values for the code field in a break instruction.
    678        1.1   deraadt  */
    679       1.49    simonb #define	MIPS_BREAK_INSTR	0x0000000d
    680       1.49    simonb #define	MIPS_BREAK_VAL_MASK	0x03ff0000
    681       1.49    simonb #define	MIPS_BREAK_VAL_SHIFT	16
    682      1.110    simonb #define	MIPS_BREAK_INTOVERFLOW	  6 /* used by gas to indicate int overflow */
    683      1.110    simonb #define	MIPS_BREAK_INTDIVZERO	  7 /* used by gas/gcc to indicate int div by zero */
    684       1.49    simonb #define	MIPS_BREAK_KDB_VAL	512
    685       1.49    simonb #define	MIPS_BREAK_SSTEP_VAL	513
    686       1.49    simonb #define	MIPS_BREAK_BRKPT_VAL	514
    687       1.49    simonb #define	MIPS_BREAK_SOVER_VAL	515
    688       1.49    simonb #define	MIPS_BREAK_KDB		(MIPS_BREAK_INSTR | \
    689       1.13  jonathan 				(MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
    690       1.49    simonb #define	MIPS_BREAK_SSTEP	(MIPS_BREAK_INSTR | \
    691       1.13  jonathan 				(MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
    692       1.49    simonb #define	MIPS_BREAK_BRKPT	(MIPS_BREAK_INSTR | \
    693       1.13  jonathan 				(MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
    694       1.49    simonb #define	MIPS_BREAK_SOVER	(MIPS_BREAK_INSTR | \
    695       1.13  jonathan 				(MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
    696        1.1   deraadt 
    697        1.1   deraadt /*
    698        1.1   deraadt  * Mininum and maximum cache sizes.
    699        1.1   deraadt  */
    700       1.49    simonb #define	MIPS_MIN_CACHE_SIZE	(16 * 1024)
    701       1.49    simonb #define	MIPS_MAX_CACHE_SIZE	(256 * 1024)
    702       1.49    simonb #define	MIPS3_MAX_PCACHE_SIZE	(32 * 1024)	/* max. primary cache size */
    703        1.1   deraadt 
    704        1.1   deraadt /*
    705        1.1   deraadt  * The floating point version and status registers.
    706        1.1   deraadt  */
    707  1.110.4.1   thorpej #define	MIPS_FIR	$0	/* FP Implementation and Revision Register */
    708  1.110.4.1   thorpej #define	MIPS_FCSR	$31	/* FP Control/Status Register */
    709        1.1   deraadt 
    710        1.1   deraadt /*
    711        1.1   deraadt  * The floating point coprocessor status register bits.
    712        1.1   deraadt  */
    713  1.110.4.1   thorpej #define	MIPS_FCSR_RM		__BITS(1,0)
    714  1.110.4.1   thorpej #define	  MIPS_FCSR_RM_RN	  0	/* round to nearest */
    715  1.110.4.1   thorpej #define	  MIPS_FCSR_RM_RZ	  1	/* round toward zerO */
    716  1.110.4.1   thorpej #define	  MIPS_FCSR_RM_RP	  2	/* round towards +infinity */
    717  1.110.4.1   thorpej #define	  MIPS_FCSR_RM_RM	  3	/* round towards -infinity */
    718  1.110.4.1   thorpej #define	MIPS_FCSR_FLAGS		__BITS(6,2)
    719  1.110.4.1   thorpej #define	  MIPS_FCSR_FLAGS_I	  __BIT(2)	/* inexact */
    720  1.110.4.1   thorpej #define	  MIPS_FCSR_FLAGS_U	  __BIT(3)	/* underflow */
    721  1.110.4.1   thorpej #define	  MIPS_FCSR_FLAGS_O	  __BIT(4)	/* overflow */
    722  1.110.4.1   thorpej #define	  MIPS_FCSR_FLAGS_Z	  __BIT(5)	/* divide by zero */
    723  1.110.4.1   thorpej #define	  MIPS_FCSR_FLAGS_V	  __BIT(6)	/* invalid operation */
    724  1.110.4.1   thorpej #define	MIPS_FCSR_ENABLES	__BITS(11,7)
    725  1.110.4.1   thorpej #define	  MIPS_FCSR_ENABLES_I	  __BIT(7)	/* inexact */
    726  1.110.4.1   thorpej #define	  MIPS_FCSR_ENABLES_U	  __BIT(8)	/* underflow */
    727  1.110.4.1   thorpej #define	  MIPS_FCSR_ENABLES_O	  __BIT(9)	/* overflow */
    728  1.110.4.1   thorpej #define	  MIPS_FCSR_ENABLES_Z	  __BIT(10)	/* divide by zero */
    729  1.110.4.1   thorpej #define	  MIPS_FCSR_ENABLES_V	  __BIT(11)	/* invalid operation */
    730  1.110.4.1   thorpej #define	MIPS_FCSR_CAUSE		__BITS(17,12)
    731  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_I	  __BIT(12)	/* inexact */
    732  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_U	  __BIT(13)	/* underflow */
    733  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_O	  __BIT(14)	/* overflow */
    734  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_Z	  __BIT(15)	/* divide by zero */
    735  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_V	  __BIT(16)	/* invalid operation */
    736  1.110.4.1   thorpej #define	  MIPS_FCSR_CAUSE_E	  __BIT(17)	/* unimplemented operation */
    737  1.110.4.1   thorpej #define	MIPS_FCSR_NAN_2008	__BIT(18)
    738  1.110.4.1   thorpej #define	MIPS_FCSR_ABS_2008	__BIT(19)
    739  1.110.4.1   thorpej #define	MIPS_FCSR_FCC0		__BIT(23)
    740  1.110.4.1   thorpej #define	MIPS_FCSR_FCC		(MIPS_FPU_COND_BIT | __BITS(31,25))
    741  1.110.4.1   thorpej #define	MIPS_FCSR_FS		__BIT(24)	/* r4k+ */
    742        1.5  jonathan 
    743        1.1   deraadt 
    744        1.1   deraadt /*
    745        1.1   deraadt  * Constants to determine if have a floating point instruction.
    746        1.1   deraadt  */
    747       1.49    simonb #define	MIPS_OPCODE_SHIFT	26
    748       1.49    simonb #define	MIPS_OPCODE_C1		0x11
    749        1.1   deraadt 
    750        1.5  jonathan 
    751        1.1   deraadt /*
    752        1.1   deraadt  * The low part of the TLB entry.
    753        1.1   deraadt  */
    754       1.49    simonb #define	MIPS1_TLB_PFN			0xfffff000
    755       1.49    simonb #define	MIPS1_TLB_NON_CACHEABLE_BIT	0x00000800
    756       1.49    simonb #define	MIPS1_TLB_DIRTY_BIT		0x00000400
    757       1.49    simonb #define	MIPS1_TLB_VALID_BIT		0x00000200
    758       1.49    simonb #define	MIPS1_TLB_GLOBAL_BIT		0x00000100
    759       1.49    simonb 
    760       1.49    simonb #define	MIPS3_TLB_PFN			0x3fffffc0
    761       1.49    simonb #define	MIPS3_TLB_ATTR_MASK		0x00000038
    762       1.49    simonb #define	MIPS3_TLB_ATTR_SHIFT		3
    763       1.49    simonb #define	MIPS3_TLB_DIRTY_BIT		0x00000004
    764       1.49    simonb #define	MIPS3_TLB_VALID_BIT		0x00000002
    765       1.49    simonb #define	MIPS3_TLB_GLOBAL_BIT		0x00000001
    766       1.49    simonb 
    767       1.49    simonb #define	MIPS1_TLB_PHYS_PAGE_SHIFT	12
    768       1.49    simonb #define	MIPS3_TLB_PHYS_PAGE_SHIFT	6
    769       1.49    simonb #define	MIPS1_TLB_PF_NUM		MIPS1_TLB_PFN
    770       1.49    simonb #define	MIPS3_TLB_PF_NUM		MIPS3_TLB_PFN
    771       1.49    simonb #define	MIPS1_TLB_MOD_BIT		MIPS1_TLB_DIRTY_BIT
    772       1.49    simonb #define	MIPS3_TLB_MOD_BIT		MIPS3_TLB_DIRTY_BIT
    773       1.22  nisimura 
    774       1.15  jonathan /*
    775       1.80      matt  * MIPS3_TLB_ATTR (CCA) values - coherency algorithm:
    776       1.15  jonathan  * 0: cacheable, noncoherent, write-through, no write allocate
    777       1.15  jonathan  * 1: cacheable, noncoherent, write-through, write allocate
    778       1.15  jonathan  * 2: uncached
    779       1.15  jonathan  * 3: cacheable, noncoherent, write-back (noncoherent)
    780       1.15  jonathan  * 4: cacheable, coherent, write-back, exclusive (exclusive)
    781       1.15  jonathan  * 5: cacheable, coherent, write-back, exclusive on write (sharable)
    782       1.15  jonathan  * 6: cacheable, coherent, write-back, update on write (update)
    783       1.16  jonathan  * 7: uncached, accelerated (gather STORE operations)
    784       1.15  jonathan  */
    785       1.49    simonb #define	MIPS3_TLB_ATTR_WT		0 /* IDT */
    786       1.49    simonb #define	MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
    787       1.49    simonb #define	MIPS3_TLB_ATTR_UNCACHED		2 /* R4000/R4400, IDT */
    788       1.49    simonb #define	MIPS3_TLB_ATTR_WB_NONCOHERENT	3 /* R4000/R4400, IDT */
    789       1.49    simonb #define	MIPS3_TLB_ATTR_WB_EXCLUSIVE	4 /* R4000/R4400 */
    790       1.49    simonb #define	MIPS3_TLB_ATTR_WB_SHARABLE	5 /* R4000/R4400 */
    791       1.49    simonb #define	MIPS3_TLB_ATTR_WB_UPDATE	6 /* R4000/R4400 */
    792       1.49    simonb #define	MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
    793       1.15  jonathan 
    794        1.1   deraadt 
    795        1.1   deraadt /*
    796        1.1   deraadt  * The high part of the TLB entry.
    797        1.1   deraadt  */
    798       1.49    simonb #define	MIPS1_TLB_VPN			0xfffff000
    799       1.49    simonb #define	MIPS1_TLB_PID			0x00000fc0
    800       1.49    simonb #define	MIPS1_TLB_PID_SHIFT		6
    801       1.49    simonb 
    802       1.49    simonb #define	MIPS3_TLB_VPN2			0xffffe000
    803       1.94      matt #define	MIPS3_TLB_EHINV			0x00000400	/* mipsNN R3 */
    804       1.49    simonb #define	MIPS3_TLB_ASID			0x000000ff
    805       1.49    simonb 
    806       1.49    simonb #define	MIPS1_TLB_VIRT_PAGE_NUM		MIPS1_TLB_VPN
    807       1.49    simonb #define	MIPS3_TLB_VIRT_PAGE_NUM		MIPS3_TLB_VPN2
    808       1.49    simonb #define	MIPS3_TLB_PID			MIPS3_TLB_ASID
    809       1.49    simonb #define	MIPS_TLB_VIRT_PAGE_SHIFT	12
    810        1.5  jonathan 
    811        1.1   deraadt /*
    812        1.5  jonathan  * r3000: shift count to put the index in the right spot.
    813        1.1   deraadt  */
    814       1.49    simonb #define	MIPS1_TLB_INDEX_SHIFT		8
    815        1.1   deraadt 
    816        1.1   deraadt /*
    817       1.49    simonb  * The first TLB that write random hits.
    818        1.1   deraadt  */
    819       1.49    simonb #define	MIPS1_TLB_FIRST_RAND_ENTRY	8
    820       1.49    simonb #define	MIPS3_TLB_WIRED_UPAGES		1
    821        1.1   deraadt 
    822        1.1   deraadt /*
    823        1.1   deraadt  * The number of process id entries.
    824        1.1   deraadt  */
    825       1.49    simonb #define	MIPS1_TLB_NUM_PIDS		64
    826       1.49    simonb #define	MIPS3_TLB_NUM_ASIDS		256
    827       1.11  jonathan 
    828       1.11  jonathan /*
    829       1.22  nisimura  * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
    830       1.11  jonathan  */
    831        1.5  jonathan 
    832       1.49    simonb /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
    833       1.49    simonb 
    834       1.82      matt #if (MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) == 0 && MIPS1 != 0
    835       1.49    simonb #define	MIPS_TLB_PID_SHIFT		MIPS1_TLB_PID_SHIFT
    836       1.80      matt #define	MIPS_TLB_PID			MIPS1_TLB_PID
    837       1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS1_TLB_NUM_PIDS
    838       1.12  jonathan #endif
    839       1.11  jonathan 
    840       1.82      matt #if (MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) != 0 && MIPS1 == 0
    841       1.49    simonb #define	MIPS_TLB_PID_SHIFT		0
    842       1.80      matt #define	MIPS_TLB_PID			MIPS3_TLB_PID
    843       1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS3_TLB_NUM_ASIDS
    844       1.12  jonathan #endif
    845       1.12  jonathan 
    846       1.12  jonathan 
    847       1.49    simonb #if !defined(MIPS_TLB_PID_SHIFT)
    848       1.49    simonb #define	MIPS_TLB_PID_SHIFT \
    849       1.49    simonb     ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
    850       1.12  jonathan 
    851       1.80      matt #define	MIPS_TLB_PID \
    852       1.80      matt     ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_PID : MIPS1_TLB_PID)
    853       1.80      matt 
    854       1.49    simonb #define	MIPS_TLB_NUM_PIDS \
    855       1.49    simonb     ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
    856        1.8    mhitch #endif
    857        1.1   deraadt 
    858        1.1   deraadt /*
    859      1.106    simonb  * WatchLo/WatchHi watchpoint registers
    860      1.106    simonb  */
    861      1.106    simonb #define	MIPS_WATCHLO_VADDR32		__BITS(31,3)	/* 32-bit addr */
    862      1.106    simonb #define	MIPS_WATCHLO_VADDR64		__BITS(63,3)	/* 64-bit addr */
    863      1.106    simonb #define	MIPS_WATCHLO_INSN		__BIT(2)
    864      1.106    simonb #define	MIPS_WATCHLO_DATA_READ		__BIT(1)
    865      1.106    simonb #define	MIPS_WATCHLO_DATA_WRITE		__BIT(0)
    866      1.106    simonb 
    867      1.106    simonb #define	MIPS_WATCHHI_M			__BIT(31)	/* next watch reg implemented */
    868      1.106    simonb #define	MIPS_WATCHHI_G			__BIT(30)	/* use WatchLo vaddr */
    869      1.106    simonb #define	MIPS_WATCHHI_EAS		__BITS(25,24)	/* extended ASID */
    870      1.106    simonb #define	MIPS_WATCHHI_ASID		__BITS(23,16)
    871      1.106    simonb #define	MIPS_WATCHHI_MASK		__BITS(11,3)
    872      1.106    simonb #define	MIPS_WATCHHI_INSN		MIPS_WATCHLO_INSN
    873      1.106    simonb #define	MIPS_WATCHHI_DATA_READ		MIPS_WATCHLO_DATA_READ
    874      1.106    simonb #define	MIPS_WATCHHI_DATA_WRITE		MIPS_WATCHLO_DATA_WRITE
    875      1.106    simonb 
    876      1.106    simonb /*
    877       1.99    simonb  * RDHWR register numbers
    878       1.99    simonb  */
    879       1.99    simonb #define	MIPS_HWR_CPUNUM			_(0)
    880       1.99    simonb #define	MIPS_HWR_SYNCI_STEP		_(1)
    881       1.99    simonb #define	MIPS_HWR_CC			_(2)
    882       1.99    simonb #define	MIPS_HWR_CCRES			_(3)
    883       1.99    simonb #define	MIPS_HWR_UL			_(29)	/* Userlocal */
    884       1.99    simonb #define	MIPS_HWR_IMPL30			_(30)
    885       1.99    simonb #define	MIPS_HWR_IMPL31			_(31)
    886       1.99    simonb #define	MIPS_HWR_CPUNUM			_(0)
    887       1.99    simonb 
    888       1.99    simonb /*
    889       1.91      matt  * Bits defined for HWREna (CP0 register 7, select 0).
    890       1.82      matt  */
    891       1.99    simonb #define	MIPS_HWRENA_IMPL31		__BIT(MIPS_HWR_IMPL31)
    892       1.99    simonb #define	MIPS_HWRENA_IMPL30		__BIT(MIPS_HWR_IMPL30)
    893       1.99    simonb #define	MIPS_HWRENA_UL			__BIT(MIPS_HWR_UL)
    894       1.99    simonb #define	MIPS_HWRENA_CCRES		__BIT(MIPS_HWR_CCRES)
    895       1.99    simonb #define	MIPS_HWRENA_CC			__BIT(MIPS_HWR_CC)
    896       1.99    simonb #define	MIPS_HWRENA_SYNCI_STEP		__BIT(MIPS_HWR_SYNCI_STEP)
    897       1.99    simonb #define	MIPS_HWRENA_CPUNUM		__BIT(MIPS_HWR_CPUNUM)
    898       1.82      matt 
    899       1.82      matt /*
    900       1.91      matt  * Bits defined for EBASE (CP0 register 15, select 1).
    901       1.91      matt  */
    902      1.101    simonb #define	MIPS_EBASE_EXC_BASE_SHIFT	12
    903      1.101    simonb #define	MIPS_EBASE_EXC_BASE		__BITS(29, MIPS_EBASE_EXC_BASE_SHIFT)
    904       1.91      matt #define	MIPS_EBASE_CPUNUM		__BITS(9, 0)
    905      1.102    simonb #define	MIPS_EBASE_CPUNUM_WIDTH		10	/* used by asm code */
    906       1.91      matt 
    907       1.91      matt /*
    908       1.80      matt  * Hints for the prefetch instruction
    909       1.80      matt  */
    910       1.80      matt 
    911       1.80      matt /*
    912       1.80      matt  * Prefetched data is expected to be read (not modified)
    913       1.80      matt  */
    914       1.96     skrll #define	PREF_LOAD		0
    915       1.80      matt #define	PREF_LOAD_STREAMED	4	/* but not reused extensively; it */
    916       1.80      matt 					/* "streams" through cache.  */
    917       1.80      matt #define	PREF_LOAD_RETAINED	6	/* and reused extensively; it should */
    918       1.80      matt 					/* be "retained" in the cache.  */
    919       1.80      matt 
    920       1.80      matt /*
    921       1.80      matt  * Prefetched data is expected to be stored or modified
    922       1.80      matt  */
    923       1.96     skrll #define	PREF_STORE		1
    924       1.80      matt #define	PREF_STORE_STREAMED	5	/* but not reused extensively; it */
    925       1.80      matt 					/* "streams" through cache.  */
    926       1.80      matt #define	PREF_STORE_RETAINED	7	/* and reused extensively; it should */
    927       1.80      matt 					/* be "retained" in the cache.  */
    928       1.80      matt 
    929       1.80      matt /*
    930       1.80      matt  * data is no longer expected to be used.  For a WB cache, schedule a
    931       1.80      matt  * writeback of any dirty data and afterwards free the cache lines.
    932       1.80      matt  */
    933       1.96     skrll #define	PREF_WB_INV		25
    934       1.80      matt #define	PREF_NUDGE		PREF_WB_INV
    935       1.80      matt 
    936       1.80      matt /*
    937       1.80      matt  * Prepare for writing an entire cache line without the overhead
    938       1.80      matt  * involved in filling the line from memory.
    939       1.80      matt  */
    940       1.96     skrll #define	PREF_PREPAREFORSTORE	30
    941       1.80      matt 
    942       1.80      matt /*
    943       1.45    simonb  * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
    944       1.18  nisimura  */
    945       1.49    simonb #define	MIPS_R2000	0x01	/* MIPS R2000 			ISA I	*/
    946       1.49    simonb #define	MIPS_R3000	0x02	/* MIPS R3000 			ISA I	*/
    947       1.49    simonb #define	MIPS_R6000	0x03	/* MIPS R6000 			ISA II	*/
    948       1.49    simonb #define	MIPS_R4000	0x04	/* MIPS R4000/R4400 		ISA III */
    949       1.49    simonb #define	MIPS_R3LSI	0x05	/* LSI Logic R3000 derivative	ISA I	*/
    950       1.49    simonb #define	MIPS_R6000A	0x06	/* MIPS R6000A 			ISA II	*/
    951       1.49    simonb #define	MIPS_R3IDT	0x07	/* IDT R3041 or RC36100 	ISA I	*/
    952       1.49    simonb #define	MIPS_R10000	0x09	/* MIPS R10000			ISA IV	*/
    953       1.49    simonb #define	MIPS_R4200	0x0a	/* NEC VR4200 			ISA III */
    954       1.49    simonb #define	MIPS_R4300	0x0b	/* NEC VR4300 			ISA III */
    955       1.49    simonb #define	MIPS_R4100	0x0c	/* NEC VR4100 			ISA III */
    956       1.49    simonb #define	MIPS_R12000	0x0e	/* MIPS R12000			ISA IV	*/
    957       1.49    simonb #define	MIPS_R14000	0x0f	/* MIPS R14000			ISA IV	*/
    958       1.49    simonb #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV	*/
    959       1.49    simonb #define	MIPS_RC32300	0x18	/* IDT RC32334,332,355		ISA 32  */
    960       1.49    simonb #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    961       1.49    simonb #define	MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    962       1.49    simonb #define	MIPS_R3SONY	0x21	/* Sony R3000 based 		ISA I	*/
    963       1.49    simonb #define	MIPS_R4650	0x22	/* QED R4650 			ISA III */
    964       1.49    simonb #define	MIPS_TX3900	0x22	/* Toshiba TX39 family		ISA I	*/
    965       1.49    simonb #define	MIPS_R5000	0x23	/* MIPS R5000 			ISA IV	*/
    966       1.49    simonb #define	MIPS_R3NKK	0x23	/* NKK R3000 based 		ISA I	*/
    967       1.49    simonb #define	MIPS_RC32364	0x26	/* IDT RC32364 			ISA 32	*/
    968       1.49    simonb #define	MIPS_RM7000	0x27	/* QED RM7000			ISA IV  */
    969       1.49    simonb #define	MIPS_RM5200	0x28	/* QED RM5200s 			ISA IV	*/
    970       1.49    simonb #define	MIPS_TX4900	0x2d	/* Toshiba TX49 family		ISA III */
    971       1.49    simonb #define	MIPS_R5900	0x2e	/* Toshiba R5900 (EECore)	ISA --- */
    972       1.49    simonb #define	MIPS_RC64470	0x30	/* IDT RC64474/RC64475 		ISA III */
    973       1.57  nisimura #define	MIPS_TX7900	0x38	/* Toshiba TX79			ISA III+*/
    974       1.49    simonb #define	MIPS_R5400	0x54	/* NEC VR5400 			ISA IV	*/
    975       1.57  nisimura #define	MIPS_R5500	0x55	/* NEC VR5500 			ISA IV	*/
    976       1.76      matt #define	MIPS_LOONGSON2	0x63	/* ICT Loongson-2		ISA III	*/
    977       1.49    simonb 
    978       1.49    simonb /*
    979       1.49    simonb  * CPU revision IDs for some prehistoric processors.
    980       1.49    simonb  */
    981       1.49    simonb 
    982       1.49    simonb /* For MIPS_R3000 */
    983       1.72    simonb #define	MIPS_REV_R2000A		0x16	/* R2000A uses R3000 proc revision */
    984       1.49    simonb #define	MIPS_REV_R3000		0x20
    985       1.49    simonb #define	MIPS_REV_R3000A		0x30
    986       1.49    simonb 
    987       1.49    simonb /* For MIPS_TX3900 */
    988       1.49    simonb #define	MIPS_REV_TX3912		0x10
    989       1.49    simonb #define	MIPS_REV_TX3922		0x30
    990       1.49    simonb #define	MIPS_REV_TX3927		0x40
    991       1.49    simonb 
    992       1.49    simonb /* For MIPS_R4000 */
    993       1.49    simonb #define	MIPS_REV_R4000_A	0x00
    994       1.63   tsutsui #define	MIPS_REV_R4000_B	0x22
    995       1.63   tsutsui #define	MIPS_REV_R4000_C	0x30
    996       1.49    simonb #define	MIPS_REV_R4400_A	0x40
    997       1.49    simonb #define	MIPS_REV_R4400_B	0x50
    998       1.50    simonb #define	MIPS_REV_R4400_C	0x60
    999       1.56    simonb 
   1000       1.56    simonb /* For MIPS_TX4900 */
   1001       1.56    simonb #define	MIPS_REV_TX4927		0x22
   1002       1.44    simonb 
   1003       1.75      matt /* For MIPS_LOONGSON2 */
   1004       1.75      matt #define	MIPS_REV_LOONGSON2E	0x02
   1005       1.75      matt #define	MIPS_REV_LOONGSON2F	0x03
   1006       1.75      matt 
   1007       1.44    simonb /*
   1008       1.45    simonb  * CPU processor revision IDs for company ID == 1 (MIPS)
   1009       1.44    simonb  */
   1010       1.49    simonb #define	MIPS_4Kc	0x80	/* MIPS 4Kc			ISA 32  */
   1011       1.49    simonb #define	MIPS_5Kc	0x81	/* MIPS 5Kc			ISA 64  */
   1012       1.53    simonb #define	MIPS_20Kc	0x82	/* MIPS 20Kc			ISA 64  */
   1013       1.65    simonb #define	MIPS_4Kmp	0x83	/* MIPS 4Km/4Kp			ISA 32  */
   1014       1.49    simonb #define	MIPS_4KEc	0x84	/* MIPS 4KEc			ISA 32  */
   1015       1.65    simonb #define	MIPS_4KEmp	0x85	/* MIPS 4KEm/4KEp		ISA 32  */
   1016       1.49    simonb #define	MIPS_4KSc	0x86	/* MIPS 4KSc			ISA 32  */
   1017       1.65    simonb #define	MIPS_M4K	0x87	/* MIPS M4K			ISA 32  Rel 2 */
   1018       1.65    simonb #define	MIPS_25Kf	0x88	/* MIPS 25Kf			ISA 64  */
   1019       1.65    simonb #define	MIPS_5KE	0x89	/* MIPS 5KE			ISA 64  Rel 2 */
   1020       1.65    simonb #define	MIPS_4KEc_R2	0x90	/* MIPS 4KEc_R2			ISA 32  Rel 2 */
   1021       1.65    simonb #define	MIPS_4KEmp_R2	0x91	/* MIPS 4KEm/4KEp_R2		ISA 32  Rel 2 */
   1022       1.65    simonb #define	MIPS_4KSd	0x92	/* MIPS 4KSd			ISA 32  Rel 2 */
   1023       1.74    simonb #define	MIPS_24K	0x93	/* MIPS 24Kc/24Kf		ISA 32  Rel 2 */
   1024       1.74    simonb #define	MIPS_34K	0x95	/* MIPS 34K			ISA 32  R2 MT */
   1025       1.74    simonb #define	MIPS_24KE	0x96	/* MIPS 24KEc			ISA 32  Rel 2 */
   1026       1.74    simonb #define	MIPS_74K	0x97	/* MIPS 74Kc/74Kf		ISA 32  Rel 2 */
   1027       1.82      matt #define	MIPS_1004K	0x99	/* MIPS 1004Kc/1004Kf		ISA 32  Rel 2 */
   1028       1.93      matt #define	MIPS_1074K	0x9a	/* MIPS 1074Kc/1074Kf		ISA 32  Rel 2 */
   1029       1.94      matt #define	MIPS_interAptiv	0xa1	/* MIPS interAptiv		ISA 32  R3 MT */
   1030       1.44    simonb 
   1031       1.44    simonb /*
   1032       1.88  jakllsch  * CPU processor revision IDs for company ID == 2 (Broadcom)
   1033       1.88  jakllsch  */
   1034       1.88  jakllsch #define	MIPS_BCM3302	0x90	/* MIPS 4KEc_R2-like?		ISA 32  Rel 2 */
   1035       1.88  jakllsch 
   1036       1.88  jakllsch /*
   1037       1.55    simonb  * Alchemy (company ID 3) use the processor ID field to donote the CPU core
   1038       1.55    simonb  * revision and the company options field do donate the SOC chip type.
   1039       1.44    simonb  */
   1040       1.55    simonb /* CPU processor revision IDs */
   1041       1.55    simonb #define	MIPS_AU_REV1	0x01	/* Alchemy Au1000 (Rev 1)	ISA 32  */
   1042       1.55    simonb #define	MIPS_AU_REV2	0x02	/* Alchemy Au1000 (Rev 2)	ISA 32  */
   1043       1.55    simonb /* CPU company options IDs */
   1044       1.55    simonb #define	MIPS_AU1000	0x00
   1045       1.55    simonb #define	MIPS_AU1500	0x01
   1046       1.55    simonb #define	MIPS_AU1100	0x02
   1047       1.69      tron #define	MIPS_AU1550	0x03
   1048       1.44    simonb 
   1049       1.44    simonb /*
   1050       1.45    simonb  * CPU processor revision IDs for company ID == 4 (SiByte)
   1051       1.44    simonb  */
   1052       1.97    simonb #define	MIPS_SB1	0x01	/* SiByte SB1			ISA 64  */
   1053       1.97    simonb #define	MIPS_SB1_11	0x11	/* SiByte SB1 (rev 0x11)	ISA 64  */
   1054       1.49    simonb 
   1055       1.49    simonb /*
   1056       1.49    simonb  * CPU processor revision IDs for company ID == 5 (SandCraft)
   1057       1.49    simonb  */
   1058       1.49    simonb #define	MIPS_SR7100	0x04	/* SandCraft SR7100 		ISA 64  */
   1059       1.18  nisimura 
   1060       1.18  nisimura /*
   1061       1.80      matt  * CPU revision IDs for company ID == 12 (RMI)
   1062       1.80      matt  * note: unlisted Rev values may indicate pre-production silicon
   1063       1.79     pooka  */
   1064       1.80      matt #define	MIPS_XLR_B2	0x04	/* RMI XLR Production Rev B2		*/
   1065       1.80      matt #define	MIPS_XLR_C4	0x91	/* RMI XLR Production Rev C4		*/
   1066       1.79     pooka 
   1067       1.79     pooka /*
   1068       1.80      matt  * CPU processor IDs for company ID == 12 (RMI)
   1069       1.77      matt  */
   1070       1.80      matt #define	MIPS_XLR308B	0x06	/* RMI XLR308-B	 		ISA 64  */
   1071       1.80      matt #define	MIPS_XLR508B	0x07	/* RMI XLR508-B	 		ISA 64  */
   1072       1.80      matt #define	MIPS_XLR516B	0x08	/* RMI XLR516-B	 		ISA 64  */
   1073       1.80      matt #define	MIPS_XLR532B	0x09	/* RMI XLR532-B	 		ISA 64  */
   1074       1.80      matt #define	MIPS_XLR716B	0x0a	/* RMI XLR716-B	 		ISA 64  */
   1075       1.80      matt #define	MIPS_XLR732B	0x0b	/* RMI XLR732-B	 		ISA 64  */
   1076       1.80      matt #define	MIPS_XLR732C	0x00	/* RMI XLR732-C	 		ISA 64  */
   1077       1.80      matt #define	MIPS_XLR716C	0x02	/* RMI XLR716-C	 		ISA 64  */
   1078       1.80      matt #define	MIPS_XLR532C	0x08	/* RMI XLR532-C	 		ISA 64  */
   1079       1.80      matt #define	MIPS_XLR516C	0x0a	/* RMI XLR516-C	 		ISA 64  */
   1080       1.80      matt #define	MIPS_XLR508C	0x0b	/* RMI XLR508-C	 		ISA 64  */
   1081       1.80      matt #define	MIPS_XLR308C	0x0f	/* RMI XLR308-C	 		ISA 64  */
   1082       1.77      matt #define	MIPS_XLS616	0x40	/* RMI XLS616	 		ISA 64  */
   1083       1.77      matt #define	MIPS_XLS416	0x44	/* RMI XLS416	 		ISA 64  */
   1084       1.77      matt #define	MIPS_XLS608	0x4A	/* RMI XLS608	 		ISA 64  */
   1085       1.77      matt #define	MIPS_XLS408	0x4E	/* RMI XLS406	 		ISA 64  */
   1086       1.77      matt #define	MIPS_XLS404	0x4F	/* RMI XLS404	 		ISA 64  */
   1087       1.77      matt #define	MIPS_XLS408LITE	0x88	/* RMI XLS408-Lite		ISA 64  */
   1088       1.77      matt #define	MIPS_XLS404LITE	0x8C	/* RMI XLS404-Lite	 	ISA 64  */
   1089       1.77      matt #define	MIPS_XLS208	0x8E	/* RMI XLS208	 		ISA 64  */
   1090       1.77      matt #define	MIPS_XLS204	0x8F	/* RMI XLS204	 		ISA 64  */
   1091       1.77      matt #define	MIPS_XLS108	0xCE	/* RMI XLS108	 		ISA 64  */
   1092       1.77      matt #define	MIPS_XLS104	0xCF	/* RMI XLS104	 		ISA 64  */
   1093       1.77      matt 
   1094       1.77      matt /*
   1095       1.90    hikaru  * CPU processor IDs for company ID == 13 (Cavium)
   1096       1.90    hikaru  */
   1097       1.90    hikaru #define	MIPS_CN38XX	0x00	/* Cavium Octeon CN38XX		ISA 64  */
   1098       1.90    hikaru #define	MIPS_CN31XX	0x01	/* Cavium Octeon CN31XX		ISA 64  */
   1099       1.90    hikaru #define	MIPS_CN30XX	0x02	/* Cavium Octeon CN30XX		ISA 64  */
   1100       1.90    hikaru #define	MIPS_CN58XX	0x03	/* Cavium Octeon CN58XX		ISA 64  */
   1101       1.90    hikaru #define	MIPS_CN56XX	0x04	/* Cavium Octeon CN56XX		ISA 64  */
   1102       1.90    hikaru #define	MIPS_CN50XX	0x06	/* Cavium Octeon CN50XX		ISA 64  */
   1103       1.90    hikaru #define	MIPS_CN52XX	0x07	/* Cavium Octeon CN52XX		ISA 64  */
   1104       1.90    hikaru #define	MIPS_CN63XX	0x90	/* Cavium Octeon CN63XX		ISA 64  */
   1105       1.90    hikaru #define	MIPS_CN68XX	0x91	/* Cavium Octeon CN68XX		ISA 64  */
   1106       1.90    hikaru #define	MIPS_CN66XX	0x92	/* Cavium Octeon CN66XX		ISA 64  */
   1107       1.90    hikaru #define	MIPS_CN61XX	0x93	/* Cavium Octeon CN61XX		ISA 64  */
   1108       1.90    hikaru #define	MIPS_CNF71XX	0x94	/* Cavium Octeon CNF71XX	ISA 64  */
   1109       1.90    hikaru #define	MIPS_CN78XX	0x95	/* Cavium Octeon CN78XX		ISA 64  */
   1110       1.90    hikaru #define	MIPS_CN70XX	0x96	/* Cavium Octeon CN70XX		ISA 64  */
   1111       1.98    simonb #define	MIPS_CN73XX	0x97	/* Cavium Octeon CN73XX		ISA 64  */
   1112       1.98    simonb #define	MIPS_CNF75XX	0x98	/* Cavium Octeon CNF75XX	ISA 64  */
   1113       1.90    hikaru 
   1114       1.90    hikaru /*
   1115       1.80      matt  * CPU processor revision IDs for company ID == 7 (Microsoft)
   1116       1.80      matt  */
   1117       1.80      matt #define	MIPS_eMIPS	0x04	/* MSR's eMIPS */
   1118       1.80      matt 
   1119       1.80      matt /*
   1120       1.89  macallan  * CPU processor revision IDs for company ID == e1 (Ingenic)
   1121       1.89  macallan  */
   1122       1.89  macallan #define	MIPS_XBURST	0x02	/* Ingenic XBurst */
   1123       1.89  macallan 
   1124       1.89  macallan /*
   1125       1.18  nisimura  * FPU processor revision ID
   1126       1.18  nisimura  */
   1127       1.49    simonb #define	MIPS_SOFT	0x00	/* Software emulation		ISA I	*/
   1128       1.49    simonb #define	MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I	*/
   1129       1.49    simonb #define	MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I	*/
   1130       1.49    simonb #define	MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I	*/
   1131       1.49    simonb #define	MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II	*/
   1132       1.49    simonb #define	MIPS_R4010	0x05	/* MIPS R4010 FPC		ISA II	*/
   1133       1.49    simonb #define	MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
   1134       1.49    simonb #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
   1135       1.24       uch 
   1136       1.24       uch #ifdef ENABLE_MIPS_TX3900
   1137       1.24       uch #include <mips/r3900regs.h>
   1138       1.47       uch #endif
   1139       1.58    simonb #ifdef MIPS64_SB1
   1140       1.58    simonb #include <mips/sb1regs.h>
   1141       1.24       uch #endif
   1142       1.77      matt #if defined(MIPS64_XLP) || defined(MIPS64_XLR) || defined(MIPS64_XLS)
   1143       1.77      matt #include <mips/rmi/rmixlreg.h>
   1144       1.77      matt #endif
   1145        1.1   deraadt 
   1146       1.86    bouyer #ifdef MIPS3_LOONGSON2
   1147       1.86    bouyer /*
   1148       1.86    bouyer  * Loongson 2E/2F specific defines
   1149       1.86    bouyer  */
   1150       1.86    bouyer 
   1151       1.86    bouyer /*
   1152       1.86    bouyer  * Address Window registers physical addresses
   1153       1.86    bouyer  *
   1154       1.86    bouyer  * The Loongson 2F processor has an AXI crossbar with four possible bus
   1155       1.86    bouyer  * masters, each one having four programmable address windows.
   1156       1.86    bouyer  *
   1157       1.86    bouyer  * Each window is defined with three 64-bit registers:
   1158       1.86    bouyer  * - a base address register, defining the address in the master address
   1159       1.86    bouyer  *	space (base register).
   1160       1.86    bouyer  * - an address mask register, defining which address bits are valid in this
   1161       1.86    bouyer  *	window.	A given address matches a window if (addr & mask) == base.
   1162       1.86    bouyer  * - the location of the window base in the target, as well at the target
   1163       1.86    bouyer  *	number itself (mmap register). The lower 20 bits of the address are
   1164       1.86    bouyer  *	forced as zeroes regardless of their value in this register.
   1165       1.86    bouyer  *	The translated address is thus (addr & ~mask) | (mmap & ~0xfffff).
   1166       1.86    bouyer  */
   1167       1.86    bouyer 
   1168      1.105    simonb #define	LOONGSON_AWR_BASE_ADDRESS	0x3ff00000ULL
   1169       1.86    bouyer 
   1170      1.105    simonb #define	LOONGSON_AWR_BASE(master, window) \
   1171       1.86    bouyer 	(LOONGSON_AWR_BASE_ADDRESS + (window) * 0x08 + (master) * 0x60 + 0x00)
   1172      1.105    simonb #define	LOONGSON_AWR_SIZE(master, window) \
   1173       1.86    bouyer 	(LOONGSON_AWR_BASE_ADDRESS + (window) * 0x08 + (master) * 0x60 + 0x20)
   1174      1.105    simonb #define	LOONGSON_AWR_MMAP(master, window) \
   1175       1.86    bouyer 	(LOONGSON_AWR_BASE_ADDRESS + (window) * 0x08 + (master) * 0x60 + 0x40)
   1176       1.86    bouyer 
   1177       1.86    bouyer /*
   1178       1.86    bouyer  * Bits in the diagnostic register
   1179       1.86    bouyer  */
   1180       1.86    bouyer 
   1181      1.105    simonb #define	COP_0_DIAG_ITLB_CLEAR	0x04
   1182      1.105    simonb #define	COP_0_DIAG_BTB_CLEAR	0x02
   1183      1.105    simonb #define	COP_0_DIAG_RAS_DISABLE	0x01
   1184       1.86    bouyer 
   1185       1.86    bouyer #endif /* MIPS3_LOONGSON2 */
   1186       1.86    bouyer 
   1187       1.10  jonathan #endif /* _MIPS_CPUREGS_H_ */
   1188