cpuregs.h revision 1.22 1 1.22 nisimura /* $NetBSD: cpuregs.h,v 1.22 1999/05/21 06:37:39 nisimura Exp $ */
2 1.4 cgd
3 1.1 deraadt /*
4 1.2 glass * Copyright (c) 1992, 1993
5 1.2 glass * The Regents of the University of California. All rights reserved.
6 1.1 deraadt *
7 1.1 deraadt * This code is derived from software contributed to Berkeley by
8 1.1 deraadt * Ralph Campbell and Rick Macklem.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.1 deraadt * 3. All advertising materials mentioning features or use of this software
19 1.1 deraadt * must display the following acknowledgement:
20 1.1 deraadt * This product includes software developed by the University of
21 1.1 deraadt * California, Berkeley and its contributors.
22 1.1 deraadt * 4. Neither the name of the University nor the names of its contributors
23 1.1 deraadt * may be used to endorse or promote products derived from this software
24 1.1 deraadt * without specific prior written permission.
25 1.1 deraadt *
26 1.1 deraadt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 deraadt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 deraadt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 deraadt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 deraadt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 deraadt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 deraadt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 deraadt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 deraadt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 deraadt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 deraadt * SUCH DAMAGE.
37 1.1 deraadt *
38 1.22 nisimura * @(#)machConst.h 8.1 (Berkeley) 6/10/93
39 1.1 deraadt *
40 1.1 deraadt * machConst.h --
41 1.1 deraadt *
42 1.1 deraadt * Machine dependent constants.
43 1.1 deraadt *
44 1.1 deraadt * Copyright (C) 1989 Digital Equipment Corporation.
45 1.1 deraadt * Permission to use, copy, modify, and distribute this software and
46 1.1 deraadt * its documentation for any purpose and without fee is hereby granted,
47 1.1 deraadt * provided that the above copyright notice appears in all copies.
48 1.1 deraadt * Digital Equipment Corporation makes no representations about the
49 1.1 deraadt * suitability of this software for any purpose. It is provided "as is"
50 1.1 deraadt * without express or implied warranty.
51 1.1 deraadt *
52 1.1 deraadt * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
53 1.22 nisimura * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
54 1.1 deraadt * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
55 1.22 nisimura * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
56 1.1 deraadt * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
57 1.2 glass * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
58 1.1 deraadt */
59 1.1 deraadt
60 1.10 jonathan #ifndef _MIPS_CPUREGS_H_
61 1.10 jonathan #define _MIPS_CPUREGS_H_
62 1.1 deraadt
63 1.13 jonathan /*
64 1.13 jonathan * Address space.
65 1.13 jonathan * 32-bit mips CPUS partition their 32-bit address space into four segments:
66 1.13 jonathan *
67 1.13 jonathan * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
68 1.13 jonathan * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
69 1.13 jonathan * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
70 1.13 jonathan * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
71 1.13 jonathan *
72 1.13 jonathan * mips1 physical memory is limited to 512Mbytes, which is
73 1.13 jonathan * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
74 1.13 jonathan * Caching of mapped addresses is controlled by bits in the TLB entry.
75 1.13 jonathan */
76 1.13 jonathan
77 1.13 jonathan #define MIPS_KUSEG_START 0x0
78 1.13 jonathan #define MIPS_KSEG0_START 0x80000000
79 1.13 jonathan #define MIPS_KSEG1_START 0xa0000000
80 1.13 jonathan #define MIPS_KSEG2_START 0xc0000000
81 1.13 jonathan #define MIPS_MAX_MEM_ADDR 0xbe000000
82 1.22 nisimura #define MIPS_RESERVED_ADDR 0xbfc80000
83 1.13 jonathan
84 1.22 nisimura #define MIPS_KSEG0_TO_PHYS(x) ((unsigned)(x) & 0x1fffffff)
85 1.22 nisimura #define MIPS_PHYS_TO_KSEG0(x) ((unsigned)(x) | MIPS_KSEG0_START)
86 1.22 nisimura #define MIPS_KSEG1_TO_PHYS(x) ((unsigned)(x) & 0x1fffffff)
87 1.22 nisimura #define MIPS_PHYS_TO_KSEG1(x) ((unsigned)(x) | MIPS_KSEG1_START)
88 1.13 jonathan
89 1.13 jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
90 1.13 jonathan #define MIPS3_VA_TO_CINDEX(x) \
91 1.13 jonathan ((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
92 1.5 jonathan
93 1.5 jonathan
94 1.5 jonathan /*
95 1.1 deraadt * The bits in the cause register.
96 1.1 deraadt *
97 1.5 jonathan * Bits common to r3000 and r4000:
98 1.5 jonathan *
99 1.13 jonathan * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
100 1.13 jonathan * MIPS_CR_COP_ERR Coprocessor error.
101 1.13 jonathan * MIPS_CR_IP Interrupt pending bits defined below.
102 1.5 jonathan * (same meaning as in CAUSE register).
103 1.13 jonathan * MIPS_CR_EXC_CODE The exception type (see exception codes below).
104 1.5 jonathan *
105 1.5 jonathan * Differences:
106 1.5 jonathan * r3k has 4 bits of execption type, r4k has 5 bits.
107 1.1 deraadt */
108 1.13 jonathan #define MIPS_CR_BR_DELAY 0x80000000
109 1.13 jonathan #define MIPS_CR_COP_ERR 0x30000000
110 1.9 jonathan #define MIPS1_CR_EXC_CODE 0x0000003C /* four bits */
111 1.9 jonathan #define MIPS3_CR_EXC_CODE 0x0000007C /* five bits */
112 1.13 jonathan #define MIPS_CR_IP 0x0000FF00
113 1.13 jonathan #define MIPS_CR_EXC_CODE_SHIFT 2
114 1.1 deraadt
115 1.1 deraadt /*
116 1.1 deraadt * The bits in the status register. All bits are active when set to 1.
117 1.1 deraadt *
118 1.5 jonathan * R3000 status register fields:
119 1.13 jonathan * MIPS_SR_CO_USABILITY Control the usability of the four coprocessors.
120 1.13 jonathan * MIPS_SR_BOOT_EXC_VEC Use alternate exception vectors.
121 1.13 jonathan * MIPS_SR_TLB_SHUTDOWN TLB disabled.
122 1.5 jonathan *
123 1.5 jonathan * MIPS_SR_INT_IE Master (current) interrupt enable bit.
124 1.5 jonathan *
125 1.5 jonathan * Differences:
126 1.5 jonathan * r3k has cache control is via frobbing SR register bits, whereas the
127 1.5 jonathan * r4k cache control is via explicit instructions.
128 1.5 jonathan * r3k has a 3-entry stack of kernel/user bits, whereas the
129 1.5 jonathan * r4k has kernel/supervisor/user.
130 1.5 jonathan */
131 1.13 jonathan #define MIPS_SR_COP_USABILITY 0xf0000000
132 1.13 jonathan #define MIPS_SR_COP_0_BIT 0x10000000
133 1.13 jonathan #define MIPS_SR_COP_1_BIT 0x20000000
134 1.5 jonathan
135 1.5 jonathan /* r4k and r3k differences, see below */
136 1.5 jonathan
137 1.13 jonathan #define MIPS_SR_BOOT_EXC_VEC 0x00400000
138 1.13 jonathan #define MIPS_SR_TLB_SHUTDOWN 0x00200000
139 1.5 jonathan
140 1.5 jonathan /* r4k and r3k differences, see below */
141 1.5 jonathan
142 1.5 jonathan #define MIPS_SR_INT_IE 0x00000001
143 1.13 jonathan /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
144 1.13 jonathan /*#define MIPS_SR_INT_MASK 0x0000ff00*/
145 1.5 jonathan
146 1.13 jonathan #define MIPS_SR_INT_ENAB MIPS_SR_INT_IE /* backwards compatibility */
147 1.13 jonathan #define MIPS_SR_INT_ENA_CUR MIPS_SR_INT_IE /* backwards compatibility */
148 1.5 jonathan
149 1.5 jonathan
150 1.5 jonathan
151 1.5 jonathan /*
152 1.5 jonathan * The R2000/R3000-specific status register bit definitions.
153 1.5 jonathan * all bits are active when set to 1.
154 1.5 jonathan *
155 1.13 jonathan * MIPS_SR_PARITY_ERR Parity error.
156 1.13 jonathan * MIPS_SR_CACHE_MISS Most recent D-cache load resulted in a miss.
157 1.13 jonathan * MIPS_SR_PARITY_ZERO Zero replaces outgoing parity bits.
158 1.13 jonathan * MIPS_SR_SWAP_CACHES Swap I-cache and D-cache.
159 1.13 jonathan * MIPS_SR_ISOL_CACHES Isolate D-cache from main memory.
160 1.1 deraadt * Interrupt enable bits defined below.
161 1.13 jonathan * MIPS_SR_KU_OLD Old kernel/user mode bit. 1 => user mode.
162 1.13 jonathan * MIPS_SR_INT_ENA_OLD Old interrupt enable bit.
163 1.13 jonathan * MIPS_SR_KU_PREV Previous kernel/user mode bit. 1 => user mode.
164 1.13 jonathan * MIPS_SR_INT_ENA_PREV Previous interrupt enable bit.
165 1.13 jonathan * MIPS_SR_KU_CUR Current kernel/user mode bit. 1 => user mode.
166 1.1 deraadt */
167 1.5 jonathan
168 1.11 jonathan #define MIPS1_PARITY_ERR 0x00100000
169 1.11 jonathan #define MIPS1_CACHE_MISS 0x00080000
170 1.11 jonathan #define MIPS1_PARITY_ZERO 0x00040000
171 1.11 jonathan #define MIPS1_SWAP_CACHES 0x00020000
172 1.11 jonathan #define MIPS1_ISOL_CACHES 0x00010000
173 1.5 jonathan
174 1.11 jonathan #define MIPS1_SR_KU_OLD 0x00000020 /* 2nd stacked KU/IE*/
175 1.11 jonathan #define MIPS1_SR_INT_ENA_OLD 0x00000010 /* 2nd stacked KU/IE*/
176 1.9 jonathan #define MIPS1_SR_KU_PREV 0x00000008 /* 1st stacked KU/IE*/
177 1.9 jonathan #define MIPS1_SR_INT_ENA_PREV 0x00000004 /* 1st stacked KU/IE*/
178 1.11 jonathan #define MIPS1_SR_KU_CUR 0x00000002 /* current KU */
179 1.5 jonathan
180 1.5 jonathan /* backwards compatibility */
181 1.13 jonathan #define MIPS_SR_PARITY_ERR MIPS1_PARITY_ERR
182 1.13 jonathan #define MIPS_SR_CACHE_MISS MIPS1_CACHE_MISS
183 1.13 jonathan #define MIPS_SR_PARITY_ZERO MIPS1_PARITY_ZERO
184 1.13 jonathan #define MIPS_SR_SWAP_CACHES MIPS1_SWAP_CACHES
185 1.13 jonathan #define MIPS_SR_ISOL_CACHES MIPS1_ISOL_CACHES
186 1.13 jonathan
187 1.13 jonathan #define MIPS_SR_KU_OLD MIPS1_SR_KU_OLD
188 1.13 jonathan #define MIPS_SR_INT_ENA_OLD MIPS1_SR_INT_ENA_OLD
189 1.13 jonathan #define MIPS_SR_KU_PREV MIPS1_SR_KU_PREV
190 1.13 jonathan #define MIPS_SR_KU_CUR MIPS1_SR_KU_CUR
191 1.13 jonathan #define MIPS_SR_INT_ENA_PREV MIPS1_SR_INT_ENA_PREV
192 1.5 jonathan
193 1.5 jonathan /*
194 1.5 jonathan * R4000 status register bit definitons,
195 1.5 jonathan * where different from r2000/r3000.
196 1.5 jonathan */
197 1.18 nisimura #define MIPS3_SR_XX 0x80000000
198 1.11 jonathan #define MIPS3_SR_RP 0x08000000
199 1.11 jonathan #define MIPS3_SR_FR_32 0x04000000
200 1.11 jonathan #define MIPS3_SR_RE 0x02000000
201 1.11 jonathan
202 1.11 jonathan #define MIPS3_SR_SOFT_RESET 0x00100000
203 1.11 jonathan #define MIPS3_SR_DIAG_CH 0x00040000
204 1.11 jonathan #define MIPS3_SR_DIAG_CE 0x00020000
205 1.11 jonathan #define MIPS3_SR_DIAG_PE 0x00010000
206 1.11 jonathan #define MIPS3_SR_KX 0x00000080
207 1.11 jonathan #define MIPS3_SR_SX 0x00000040
208 1.11 jonathan #define MIPS3_SR_UX 0x00000020
209 1.11 jonathan #define MIPS3_SR_KSU_MASK 0x00000018
210 1.9 jonathan #define MIPS3_SR_KSU_USER 0x00000010
211 1.11 jonathan #define MIPS3_SR_KSU_SUPER 0x00000008
212 1.11 jonathan #define MIPS3_SR_KSU_KERNEL 0x00000000
213 1.11 jonathan #define MIPS3_SR_ERL 0x00000004
214 1.11 jonathan #define MIPS3_SR_EXL 0x00000002
215 1.5 jonathan
216 1.13 jonathan #define MIPS_SR_SOFT_RESET MIPS3_SR_SOFT_RESET
217 1.13 jonathan #define MIPS_SR_DIAG_CH MIPS3_SR_DIAG_CH
218 1.13 jonathan #define MIPS_SR_DIAG_CE MIPS3_SR_DIAG_CE
219 1.13 jonathan #define MIPS_SR_DIAG_PE MIPS3_SR_DIAG_PE
220 1.13 jonathan #define MIPS_SR_KX MIPS3_SR_KX
221 1.13 jonathan #define MIPS_SR_SX MIPS3_SR_SX
222 1.13 jonathan #define MIPS_SR_UX MIPS3_SR_UX
223 1.13 jonathan
224 1.13 jonathan #define MIPS_SR_KSU_MASK MIPS3_SR_KSU_MASK
225 1.13 jonathan #define MIPS_SR_KSU_USER MIPS3_SR_KSU_USER
226 1.13 jonathan #define MIPS_SR_KSU_SUPER MIPS3_SR_KSU_SUPER
227 1.13 jonathan #define MIPS_SR_KSU_KERNEL MIPS3_SR_KSU_KERNEL
228 1.13 jonathan #define MIPS_SR_ERL MIPS3_SR_ERL
229 1.13 jonathan #define MIPS_SR_EXL MIPS3_SR_EXL
230 1.5 jonathan
231 1.1 deraadt
232 1.1 deraadt /*
233 1.1 deraadt * The interrupt masks.
234 1.1 deraadt * If a bit in the mask is 1 then the interrupt is enabled (or pending).
235 1.1 deraadt */
236 1.5 jonathan #define MIPS_INT_MASK 0xff00
237 1.13 jonathan #define MIPS_INT_MASK_5 0x8000
238 1.13 jonathan #define MIPS_INT_MASK_4 0x4000
239 1.13 jonathan #define MIPS_INT_MASK_3 0x2000
240 1.13 jonathan #define MIPS_INT_MASK_2 0x1000
241 1.13 jonathan #define MIPS_INT_MASK_1 0x0800
242 1.13 jonathan #define MIPS_INT_MASK_0 0x0400
243 1.5 jonathan #define MIPS_HARD_INT_MASK 0xfc00
244 1.13 jonathan #define MIPS_SOFT_INT_MASK_1 0x0200
245 1.13 jonathan #define MIPS_SOFT_INT_MASK_0 0x0100
246 1.6 jonathan
247 1.11 jonathan /*
248 1.11 jonathan * mips3 CPUs have on-chip timer at INT_MASK_5. We don't support it yet.
249 1.11 jonathan */
250 1.13 jonathan #define MIPS3_INT_MASK (MIPS_INT_MASK & ~MIPS_INT_MASK_5)
251 1.13 jonathan #define MIPS3_HARD_INT_MASK (MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
252 1.1 deraadt
253 1.5 jonathan
254 1.1 deraadt /*
255 1.1 deraadt * The bits in the context register.
256 1.1 deraadt */
257 1.11 jonathan #define MIPS1_CNTXT_PTE_BASE 0xFFE00000
258 1.11 jonathan #define MIPS1_CNTXT_BAD_VPN 0x001FFFFC
259 1.5 jonathan
260 1.11 jonathan #define MIPS3_CNTXT_PTE_BASE 0xFF800000
261 1.11 jonathan #define MIPS3_CNTXT_BAD_VPN2 0x007FFFF0
262 1.1 deraadt
263 1.1 deraadt /*
264 1.15 jonathan * The bits in the MIPS3 config register.
265 1.15 jonathan *
266 1.15 jonathan * bit 0..5: R/W, Bit 6..31: R/O
267 1.15 jonathan */
268 1.15 jonathan
269 1.15 jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
270 1.15 jonathan #define MIPS3_CONFIG_K0_MASK 0x00000007
271 1.15 jonathan
272 1.15 jonathan /*
273 1.15 jonathan * R/W Update on Store Conditional
274 1.15 jonathan * 0: Store Conditional uses coherency algorithm specified by TLB
275 1.15 jonathan * 1: Store Conditional uses cacheable coherent update on write
276 1.15 jonathan */
277 1.15 jonathan #define MIPS3_CONFIG_CU 0x00000008
278 1.15 jonathan
279 1.15 jonathan #define MIPS3_CONFIG_DB 0x00000010 /* Primary D-cache line size */
280 1.15 jonathan #define MIPS3_CONFIG_IB 0x00000020 /* Primary I-cache line size */
281 1.15 jonathan #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
282 1.17 nisimura (((config) & (bit)) ? 32 : 16)
283 1.15 jonathan
284 1.15 jonathan #define MIPS3_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
285 1.20 simonb #define MIPS3_CONFIG_DC_SHIFT 6
286 1.15 jonathan #define MIPS3_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
287 1.15 jonathan #define MIPS3_CONFIG_IC_SHIFT 9
288 1.15 jonathan #define MIPS3_CONFIG_CACHE_SIZE(config, mask, shift) \
289 1.15 jonathan (0x1000 << (((config) & (mask)) >> (shift)))
290 1.15 jonathan
291 1.15 jonathan /* Block ordering: 0: sequential, 1: sub-block */
292 1.15 jonathan #define MIPS3_CONFIG_EB 0x00002000
293 1.15 jonathan
294 1.15 jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
295 1.15 jonathan #define MIPS3_CONFIG_EM 0x00004000
296 1.15 jonathan
297 1.15 jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
298 1.15 jonathan #define MIPS3_CONFIG_BE 0x00008000
299 1.15 jonathan
300 1.15 jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
301 1.15 jonathan #define MIPS3_CONFIG_SM 0x00010000
302 1.15 jonathan
303 1.15 jonathan /* Secondary Cache - 0: present, 1: not present */
304 1.15 jonathan #define MIPS3_CONFIG_SC 0x00020000
305 1.15 jonathan
306 1.15 jonathan /* System Port width - 0: 64-bit, 1,2,3: reserved */
307 1.15 jonathan #define MIPS3_CONFIG_EW_MASK 0x000c0000
308 1.15 jonathan #define MIPS3_CONFIG_EW_SHIFT 18
309 1.15 jonathan
310 1.15 jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
311 1.15 jonathan #define MIPS3_CONFIG_SW 0x00100000
312 1.15 jonathan
313 1.15 jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
314 1.15 jonathan #define MIPS3_CONFIG_SS 0x00200000
315 1.15 jonathan
316 1.15 jonathan /* Secondary Cache line size */
317 1.15 jonathan #define MIPS3_CONFIG_SB_MASK 0x00c00000
318 1.15 jonathan #define MIPS3_CONFIG_SB_SHIFT 22
319 1.15 jonathan #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
320 1.15 jonathan (0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
321 1.15 jonathan
322 1.15 jonathan /* write back data rate */
323 1.15 jonathan #define MIPS3_CONFIG_EP_MASK 0x0f000000
324 1.15 jonathan #define MIPS3_CONFIG_EP_SHIFT 24
325 1.15 jonathan
326 1.15 jonathan /* System clock ratio - this value is CPU dependent */
327 1.15 jonathan #define MIPS3_CONFIG_EC_MASK 0x70000000
328 1.15 jonathan #define MIPS3_CONFIG_EC_SHIFT 28
329 1.15 jonathan
330 1.15 jonathan /* Master-Checker Mode - 1: enabled */
331 1.15 jonathan #define MIPS3_CONFIG_CM 0x80000000
332 1.15 jonathan
333 1.15 jonathan /*
334 1.1 deraadt * Location of exception vectors.
335 1.5 jonathan *
336 1.5 jonathan * Common vectors: reset and UTLB miss.
337 1.1 deraadt */
338 1.13 jonathan #define MIPS_RESET_EXC_VEC 0xBFC00000
339 1.13 jonathan #define MIPS_UTLB_MISS_EXC_VEC 0x80000000
340 1.5 jonathan
341 1.5 jonathan /*
342 1.5 jonathan * R3000 general exception vector (everything else)
343 1.5 jonathan */
344 1.9 jonathan #define MIPS1_GEN_EXC_VEC 0x80000080
345 1.5 jonathan
346 1.5 jonathan /*
347 1.5 jonathan * R4000 MIPS-III exception vectors
348 1.5 jonathan */
349 1.22 nisimura #define MIPS3_XTLB_MISS_EXC_VEC 0x80000080
350 1.22 nisimura #define MIPS3_CACHE_ERR_EXC_VEC 0x80000100
351 1.11 jonathan #define MIPS3_GEN_EXC_VEC 0x80000180
352 1.5 jonathan
353 1.5 jonathan /*
354 1.1 deraadt * Coprocessor 0 registers:
355 1.1 deraadt *
356 1.13 jonathan * MIPS_COP_0_TLB_INDEX TLB index.
357 1.13 jonathan * MIPS_COP_0_TLB_RANDOM TLB random.
358 1.13 jonathan * MIPS_COP_0_TLB_LOW r3k TLB entry low.
359 1.13 jonathan * MIPS_COP_0_TLB_LO0 r4k TLB entry low.
360 1.13 jonathan * MIPS_COP_0_TLB_LO1 r4k TLB entry low, extended.
361 1.13 jonathan * MIPS_COP_0_TLB_CONTEXT TLB context.
362 1.13 jonathan * MIPS_COP_0_BAD_VADDR Bad virtual address.
363 1.13 jonathan * MIPS_COP_0_TLB_HI TLB entry high.
364 1.18 nisimura * MIPS_COP_0_STATUS Status register.
365 1.18 nisimura * MIPS_COP_0_CAUSE Exception cause register.
366 1.13 jonathan * MIPS_COP_0_EXC_PC Exception PC.
367 1.13 jonathan * MIPS_COP_0_PRID Processor revision identifier.
368 1.1 deraadt */
369 1.13 jonathan #define MIPS_COP_0_TLB_INDEX $0
370 1.13 jonathan #define MIPS_COP_0_TLB_RANDOM $1
371 1.22 nisimura /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
372 1.5 jonathan
373 1.13 jonathan #define MIPS_COP_0_TLB_CONTEXT $4
374 1.5 jonathan /* $5 and $6 new with MIPS-III */
375 1.13 jonathan #define MIPS_COP_0_BAD_VADDR $8
376 1.13 jonathan #define MIPS_COP_0_TLB_HI $10
377 1.13 jonathan #define MIPS_COP_0_STATUS_REG $12
378 1.13 jonathan #define MIPS_COP_0_CAUSE_REG $13
379 1.18 nisimura #define MIPS_COP_0_STATUS $12
380 1.18 nisimura #define MIPS_COP_0_CAUSE $13
381 1.13 jonathan #define MIPS_COP_0_EXC_PC $14
382 1.13 jonathan #define MIPS_COP_0_PRID $15
383 1.1 deraadt
384 1.5 jonathan
385 1.18 nisimura /* MIPS-I */
386 1.13 jonathan #define MIPS_COP_0_TLB_LOW $2
387 1.5 jonathan
388 1.18 nisimura /* MIPS-III */
389 1.13 jonathan #define MIPS_COP_0_TLB_LO0 $2
390 1.13 jonathan #define MIPS_COP_0_TLB_LO1 $3
391 1.5 jonathan
392 1.13 jonathan #define MIPS_COP_0_TLB_PG_MASK $5
393 1.13 jonathan #define MIPS_COP_0_TLB_WIRED $6
394 1.14 jonathan
395 1.14 jonathan #define MIPS_COP_0_COUNT $9
396 1.14 jonathan #define MIPS_COP_0_COMPARE $11
397 1.5 jonathan
398 1.13 jonathan #define MIPS_COP_0_CONFIG $16
399 1.13 jonathan #define MIPS_COP_0_LLADDR $17
400 1.13 jonathan #define MIPS_COP_0_WATCH_LO $18
401 1.13 jonathan #define MIPS_COP_0_WATCH_HI $19
402 1.22 nisimura #define MIPS_COP_0_TLB_XCONTEXT $20
403 1.13 jonathan #define MIPS_COP_0_ECC $26
404 1.13 jonathan #define MIPS_COP_0_CACHE_ERR $27
405 1.13 jonathan #define MIPS_COP_0_TAG_LO $28
406 1.13 jonathan #define MIPS_COP_0_TAG_HI $29
407 1.13 jonathan #define MIPS_COP_0_ERROR_PC $30
408 1.5 jonathan
409 1.5 jonathan
410 1.5 jonathan
411 1.1 deraadt /*
412 1.1 deraadt * Values for the code field in a break instruction.
413 1.1 deraadt */
414 1.13 jonathan #define MIPS_BREAK_INSTR 0x0000000d
415 1.13 jonathan #define MIPS_BREAK_VAL_MASK 0x03ff0000
416 1.13 jonathan #define MIPS_BREAK_VAL_SHIFT 16
417 1.13 jonathan #define MIPS_BREAK_KDB_VAL 512
418 1.13 jonathan #define MIPS_BREAK_SSTEP_VAL 513
419 1.13 jonathan #define MIPS_BREAK_BRKPT_VAL 514
420 1.13 jonathan #define MIPS_BREAK_SOVER_VAL 515
421 1.13 jonathan #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
422 1.13 jonathan (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
423 1.13 jonathan #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
424 1.13 jonathan (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
425 1.13 jonathan #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
426 1.13 jonathan (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
427 1.13 jonathan #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
428 1.13 jonathan (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
429 1.1 deraadt
430 1.1 deraadt /*
431 1.1 deraadt * Mininum and maximum cache sizes.
432 1.1 deraadt */
433 1.13 jonathan #define MIPS_MIN_CACHE_SIZE (16 * 1024)
434 1.13 jonathan #define MIPS_MAX_CACHE_SIZE (256 * 1024)
435 1.1 deraadt
436 1.1 deraadt /*
437 1.1 deraadt * The floating point version and status registers.
438 1.1 deraadt */
439 1.22 nisimura #define MIPS_FPU_ID $0
440 1.22 nisimura #define MIPS_FPU_CSR $31
441 1.1 deraadt
442 1.1 deraadt /*
443 1.1 deraadt * The floating point coprocessor status register bits.
444 1.1 deraadt */
445 1.13 jonathan #define MIPS_FPU_ROUNDING_BITS 0x00000003
446 1.13 jonathan #define MIPS_FPU_ROUND_RN 0x00000000
447 1.13 jonathan #define MIPS_FPU_ROUND_RZ 0x00000001
448 1.13 jonathan #define MIPS_FPU_ROUND_RP 0x00000002
449 1.13 jonathan #define MIPS_FPU_ROUND_RM 0x00000003
450 1.13 jonathan #define MIPS_FPU_STICKY_BITS 0x0000007c
451 1.13 jonathan #define MIPS_FPU_STICKY_INEXACT 0x00000004
452 1.13 jonathan #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
453 1.13 jonathan #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
454 1.13 jonathan #define MIPS_FPU_STICKY_DIV0 0x00000020
455 1.13 jonathan #define MIPS_FPU_STICKY_INVALID 0x00000040
456 1.13 jonathan #define MIPS_FPU_ENABLE_BITS 0x00000f80
457 1.13 jonathan #define MIPS_FPU_ENABLE_INEXACT 0x00000080
458 1.13 jonathan #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
459 1.13 jonathan #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
460 1.13 jonathan #define MIPS_FPU_ENABLE_DIV0 0x00000400
461 1.13 jonathan #define MIPS_FPU_ENABLE_INVALID 0x00000800
462 1.13 jonathan #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
463 1.13 jonathan #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
464 1.13 jonathan #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
465 1.13 jonathan #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
466 1.13 jonathan #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
467 1.13 jonathan #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
468 1.13 jonathan #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
469 1.13 jonathan #define MIPS_FPU_COND_BIT 0x00800000
470 1.22 nisimura #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
471 1.11 jonathan #define MIPS1_FPC_MBZ_BITS 0xff7c0000
472 1.11 jonathan #define MIPS3_FPC_MBZ_BITS 0xfe7c0000
473 1.5 jonathan
474 1.1 deraadt
475 1.1 deraadt /*
476 1.1 deraadt * Constants to determine if have a floating point instruction.
477 1.1 deraadt */
478 1.13 jonathan #define MIPS_OPCODE_SHIFT 26
479 1.13 jonathan #define MIPS_OPCODE_C1 0x11
480 1.1 deraadt
481 1.5 jonathan
482 1.5 jonathan
483 1.1 deraadt /*
484 1.1 deraadt * The low part of the TLB entry.
485 1.1 deraadt */
486 1.22 nisimura #define MIPS1_TLB_PFN 0xfffff000
487 1.11 jonathan #define MIPS1_TLB_NON_CACHEABLE_BIT 0x00000800
488 1.22 nisimura #define MIPS1_TLB_DIRTY_BIT 0x00000400
489 1.11 jonathan #define MIPS1_TLB_VALID_BIT 0x00000200
490 1.11 jonathan #define MIPS1_TLB_GLOBAL_BIT 0x00000100
491 1.11 jonathan
492 1.22 nisimura #define MIPS3_TLB_PFN 0x3fffffc0
493 1.16 jonathan #define MIPS3_TLB_ATTR_MASK 0x00000038
494 1.16 jonathan #define MIPS3_TLB_ATTR_SHIFT 3
495 1.22 nisimura #define MIPS3_TLB_DIRTY_BIT 0x00000004
496 1.11 jonathan #define MIPS3_TLB_VALID_BIT 0x00000002
497 1.11 jonathan #define MIPS3_TLB_GLOBAL_BIT 0x00000001
498 1.5 jonathan
499 1.22 nisimura /* XXX XXX XXX */
500 1.22 nisimura #define MIPS1_TLB_PHYS_PAGE_SHIFT 12
501 1.22 nisimura #define MIPS3_TLB_PHYS_PAGE_SHIFT 6
502 1.22 nisimura #define MIPS1_TLB_PF_NUM MIPS1_TLB_PFN
503 1.22 nisimura #define MIPS3_TLB_PF_NUM MIPS3_TLB_PFN
504 1.22 nisimura #define MIPS1_TLB_MOD_BIT MIPS1_TLB_DIRTY_BIT
505 1.22 nisimura #define MIPS3_TLB_MOD_BIT MIPS3_TLB_DIRTY_BIT
506 1.22 nisimura /* XXX XXX XXX */
507 1.22 nisimura
508 1.15 jonathan /*
509 1.15 jonathan * MIPS3_TLB_ATTR values - coherency algorithm:
510 1.15 jonathan * 0: cacheable, noncoherent, write-through, no write allocate
511 1.15 jonathan * 1: cacheable, noncoherent, write-through, write allocate
512 1.15 jonathan * 2: uncached
513 1.15 jonathan * 3: cacheable, noncoherent, write-back (noncoherent)
514 1.15 jonathan * 4: cacheable, coherent, write-back, exclusive (exclusive)
515 1.15 jonathan * 5: cacheable, coherent, write-back, exclusive on write (sharable)
516 1.15 jonathan * 6: cacheable, coherent, write-back, update on write (update)
517 1.16 jonathan * 7: uncached, accelerated (gather STORE operations)
518 1.15 jonathan */
519 1.15 jonathan #define MIPS3_TLB_ATTR_WT 0 /* IDT */
520 1.22 nisimura #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
521 1.15 jonathan #define MIPS3_TLB_ATTR_UNCACHED 2 /* R4000/R4400, IDT */
522 1.15 jonathan #define MIPS3_TLB_ATTR_WB_NONCOHERENT 3 /* R4000/R4400, IDT */
523 1.15 jonathan #define MIPS3_TLB_ATTR_WB_EXCLUSIVE 4 /* R4000/R4400 */
524 1.15 jonathan #define MIPS3_TLB_ATTR_WB_SHARABLE 5 /* R4000/R4400 */
525 1.18 nisimura #define MIPS3_TLB_ATTR_WB_UPDATE 6 /* R4000/R4400 */
526 1.16 jonathan #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
527 1.15 jonathan
528 1.1 deraadt
529 1.1 deraadt /*
530 1.1 deraadt * The high part of the TLB entry.
531 1.1 deraadt */
532 1.22 nisimura #define MIPS1_TLB_VPN 0xfffff000
533 1.11 jonathan #define MIPS1_TLB_PID 0x00000fc0
534 1.11 jonathan #define MIPS1_TLB_PID_SHIFT 6
535 1.11 jonathan
536 1.22 nisimura #define MIPS3_TLB_VPN2 0xffffe000
537 1.22 nisimura #define MIPS3_TLB_ASID 0x000000ff
538 1.5 jonathan
539 1.22 nisimura /* XXX XXX XXX */
540 1.22 nisimura #define MIPS1_TLB_VIRT_PAGE_NUM MIPS1_TLB_VPN
541 1.22 nisimura #define MIPS3_TLB_VIRT_PAGE_NUM MIPS3_TLB_VPN2
542 1.22 nisimura #define MIPS3_TLB_PID MIPS3_TLB_ASID
543 1.22 nisimura #define MIPS_TLB_VIRT_PAGE_SHIFT 12
544 1.22 nisimura /* XXX XXX XXX */
545 1.5 jonathan
546 1.1 deraadt /*
547 1.5 jonathan * r3000: shift count to put the index in the right spot.
548 1.1 deraadt */
549 1.11 jonathan #define MIPS1_TLB_INDEX_SHIFT 8
550 1.1 deraadt
551 1.1 deraadt /*
552 1.1 deraadt * The number of TLB entries and the first one that write random hits.
553 1.1 deraadt */
554 1.11 jonathan #define MIPS1_TLB_NUM_TLB_ENTRIES 64
555 1.11 jonathan #define MIPS1_TLB_FIRST_RAND_ENTRY 8
556 1.5 jonathan
557 1.11 jonathan #define MIPS3_TLB_NUM_TLB_ENTRIES 48
558 1.15 jonathan #define MIPS_R4300_TLB_NUM_TLB_ENTRIES 32
559 1.18 nisimura #define MIPS3_TLB_WIRED_ENTRIES 8 /* XXX gross XXX */
560 1.5 jonathan
561 1.1 deraadt
562 1.1 deraadt /*
563 1.1 deraadt * The number of process id entries.
564 1.1 deraadt */
565 1.22 nisimura #define MIPS1_TLB_NUM_PIDS 64
566 1.22 nisimura #define MIPS3_TLB_NUM_ASIDS 256
567 1.11 jonathan
568 1.11 jonathan /*
569 1.22 nisimura * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
570 1.12 jonathan *
571 1.12 jonathan * XXX INT_MASK and HARD_INT_MASK are here only because we dont
572 1.12 jonathan * support the mips3 on-chip timer which is tied to INT_5.
573 1.11 jonathan */
574 1.5 jonathan
575 1.22 nisimura #if !defined(MIPS3) && defined(MIPS1)
576 1.22 nisimura #define MIPS_TLB_PID_SHIFT MIPS1_TLB_PID_SHIFT
577 1.22 nisimura #define MIPS_TLB_NUM_PIDS MIPS1_TLB_NUM_PIDS
578 1.12 jonathan #endif
579 1.11 jonathan
580 1.22 nisimura #if defined(MIPS3) && !defined(MIPS1)
581 1.22 nisimura #define MIPS_TLB_PID_SHIFT 0
582 1.22 nisimura #define MIPS_TLB_NUM_PIDS MIPS3_TLB_NUM_ASIDS
583 1.12 jonathan #endif
584 1.12 jonathan
585 1.12 jonathan
586 1.12 jonathan #if defined(MIPS1) && defined(MIPS3)
587 1.12 jonathan #define MIPS_TLB_PID_SHIFT \
588 1.22 nisimura ((CPUISMIPS3)? 0 : MIPS1_TLB_PID_SHIFT)
589 1.12 jonathan
590 1.12 jonathan #define MIPS_TLB_NUM_PIDS \
591 1.22 nisimura ((CPUISMIPS3)? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
592 1.12 jonathan
593 1.8 mhitch #endif
594 1.1 deraadt
595 1.1 deraadt /*
596 1.18 nisimura * CPU processor revision ID
597 1.18 nisimura */
598 1.22 nisimura #define MIPS_R2000 0x01 /* MIPS R2000 CPU ISA I */
599 1.22 nisimura #define MIPS_R3000 0x02 /* MIPS R3000 CPU ISA I */
600 1.22 nisimura #define MIPS_R6000 0x03 /* MIPS R6000 CPU ISA II */
601 1.22 nisimura #define MIPS_R4000 0x04 /* MIPS R4000/4400 CPU ISA III */
602 1.22 nisimura #define MIPS_R3LSI 0x05 /* LSI Logic R3000 derivate ISA I */
603 1.22 nisimura #define MIPS_R6000A 0x06 /* MIPS R6000A CPU ISA II */
604 1.22 nisimura #define MIPS_R3IDT 0x07 /* IDT R3041 or RC36100 CPU ISA I */
605 1.22 nisimura #define MIPS_R10000 0x09 /* MIPS R10000/T5 CPU ISA IV */
606 1.22 nisimura #define MIPS_R4200 0x0a /* NEC VR4200 CPU ISA III */
607 1.22 nisimura #define MIPS_R4300 0x0b /* NEC VR4300 CPU ISA III */
608 1.22 nisimura #define MIPS_R4100 0x0c /* NEC VR4100 CPU ISA III */
609 1.22 nisimura #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
610 1.22 nisimura #define MIPS_R4600 0x20 /* QED R4600 Orion ISA III */
611 1.22 nisimura #define MIPS_R4700 0x21 /* QED R4700 Orion ISA III */
612 1.22 nisimura #define MIPS_R4650 0x22 /* !ID crash! QED R4650 CPU ISA III */
613 1.22 nisimura #define MIPS_TX3900 0x22 /* !ID crash! Toshiba R3000 CPU ISA I */
614 1.22 nisimura #define MIPS_R5000 0x23 /* MIPS R5000 CPU ISA IV */
615 1.22 nisimura #define MIPS_RC32364 0x26 /* IDT RC32364 CPU ISA II */
616 1.22 nisimura #define MIPS_RM5230 0x28 /* QED RM5230 CPU ISA IV */
617 1.22 nisimura #define MIPS_RC64470 0x30 /* IDT RC64474/RC64475 CPU ISA III */
618 1.22 nisimura #define MIPS_R3SONY 0x21 /* ? Sony R3000 based CPU ISA I */
619 1.22 nisimura #define MIPS_R3NKK 0x23 /* ? NKK R3000 based CPU ISA I */
620 1.22 nisimura #define MIPS_R5400 0x54 /* NEC VR5400 CPU ISA IV */
621 1.18 nisimura
622 1.18 nisimura /*
623 1.18 nisimura * FPU processor revision ID
624 1.18 nisimura */
625 1.22 nisimura #define MIPS_SOFT 0x00 /* Software emulation ISA I */
626 1.22 nisimura #define MIPS_R2360 0x01 /* MIPS R2360 FPC ISA I */
627 1.22 nisimura #define MIPS_R2010 0x02 /* MIPS R2010 FPC ISA I */
628 1.22 nisimura #define MIPS_R3010 0x03 /* MIPS R3010 FPC ISA I */
629 1.22 nisimura #define MIPS_R6010 0x04 /* MIPS R6010 FPC ISA II */
630 1.22 nisimura #define MIPS_R4010 0x05 /* MIPS R4010 FPC ISA II */
631 1.22 nisimura #define MIPS_R31LSI 0x06 /* LSI Logic derivate ISA I */
632 1.22 nisimura #define MIPS_R10010 0x09 /* MIPS R10000/T5 FPU ISA IV */
633 1.22 nisimura #define MIPS_R4210 0x0a /* NEC VR4210 FPC ISA III */
634 1.22 nisimura #define MIPS_R4300 0x0b /* NEC VR4300 FPC ISA III */
635 1.22 nisimura #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
636 1.22 nisimura #define MIPS_R4600 0x20 /* QED R4600 Orion FPU ISA III */
637 1.22 nisimura #define MIPS_R5010 0x23 /* MIPS R5000 FPU ISA IV */
638 1.22 nisimura #define MIPS_RC32364 0x26 /* IDT RC32364 FPU ISA II */
639 1.22 nisimura #define MIPS_RM5230 0x28 /* QED RM5230 FPU ISA IV */
640 1.22 nisimura #define MIPS_R3SONY 0x21 /* ? Sony R3000 based FPU ISA I */
641 1.22 nisimura #define MIPS_R3TOSH 0x22 /* ? Toshiba R3000 based FPU ISA I */
642 1.22 nisimura #define MIPS_R3NKK 0x23 /* ? NKK R3000 based FPU ISA I */
643 1.1 deraadt
644 1.10 jonathan #endif /* _MIPS_CPUREGS_H_ */
645