Home | History | Annotate | Line # | Download | only in include
cpuregs.h revision 1.43.2.2
      1  1.43.2.2   thorpej /*	$NetBSD: cpuregs.h,v 1.43.2.2 2002/01/10 19:46:00 thorpej Exp $	*/
      2       1.4       cgd 
      3       1.1   deraadt /*
      4       1.2     glass  * Copyright (c) 1992, 1993
      5       1.2     glass  *	The Regents of the University of California.  All rights reserved.
      6       1.1   deraadt  *
      7       1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8       1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9       1.1   deraadt  *
     10       1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11       1.1   deraadt  * modification, are permitted provided that the following conditions
     12       1.1   deraadt  * are met:
     13       1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14       1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15       1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18       1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     19       1.1   deraadt  *    must display the following acknowledgement:
     20       1.1   deraadt  *	This product includes software developed by the University of
     21       1.1   deraadt  *	California, Berkeley and its contributors.
     22       1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     23       1.1   deraadt  *    may be used to endorse or promote products derived from this software
     24       1.1   deraadt  *    without specific prior written permission.
     25       1.1   deraadt  *
     26       1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27       1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28       1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29       1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30       1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31       1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32       1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33       1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34       1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35       1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36       1.1   deraadt  * SUCH DAMAGE.
     37       1.1   deraadt  *
     38      1.22  nisimura  *	@(#)machConst.h 8.1 (Berkeley) 6/10/93
     39       1.1   deraadt  *
     40       1.1   deraadt  * machConst.h --
     41       1.1   deraadt  *
     42       1.1   deraadt  *	Machine dependent constants.
     43       1.1   deraadt  *
     44       1.1   deraadt  *	Copyright (C) 1989 Digital Equipment Corporation.
     45       1.1   deraadt  *	Permission to use, copy, modify, and distribute this software and
     46       1.1   deraadt  *	its documentation for any purpose and without fee is hereby granted,
     47       1.1   deraadt  *	provided that the above copyright notice appears in all copies.
     48       1.1   deraadt  *	Digital Equipment Corporation makes no representations about the
     49       1.1   deraadt  *	suitability of this software for any purpose.  It is provided "as is"
     50       1.1   deraadt  *	without express or implied warranty.
     51       1.1   deraadt  *
     52       1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
     53      1.22  nisimura  *	v 9.2 89/10/21 15:55:22 jhh Exp	 SPRITE (DECWRL)
     54       1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
     55      1.22  nisimura  *	v 1.2 89/08/15 18:28:21 rab Exp	 SPRITE (DECWRL)
     56       1.1   deraadt  * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
     57       1.2     glass  *	v 9.1 89/09/18 17:33:00 shirriff Exp  SPRITE (DECWRL)
     58       1.1   deraadt  */
     59       1.1   deraadt 
     60      1.10  jonathan #ifndef _MIPS_CPUREGS_H_
     61      1.10  jonathan #define _MIPS_CPUREGS_H_
     62       1.1   deraadt 
     63      1.13  jonathan /*
     64      1.13  jonathan  * Address space.
     65      1.13  jonathan  * 32-bit mips CPUS partition their 32-bit address space into four segments:
     66      1.13  jonathan  *
     67      1.13  jonathan  * kuseg   0x00000000 - 0x7fffffff  User virtual mem,  mapped
     68      1.13  jonathan  * kseg0   0x80000000 - 0x9fffffff  Physical memory, cached, unmapped
     69      1.13  jonathan  * kseg1   0xa0000000 - 0xbfffffff  Physical memory, uncached, unmapped
     70      1.13  jonathan  * kseg2   0xc0000000 - 0xffffffff  kernel-virtual,  mapped
     71      1.13  jonathan  *
     72      1.13  jonathan  * mips1 physical memory is limited to 512Mbytes, which is
     73      1.13  jonathan  * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
     74      1.13  jonathan  * Caching of mapped addresses is controlled by bits in the TLB entry.
     75      1.13  jonathan  */
     76      1.13  jonathan 
     77      1.13  jonathan #define MIPS_KUSEG_START		0x0
     78      1.13  jonathan #define MIPS_KSEG0_START		0x80000000
     79      1.13  jonathan #define MIPS_KSEG1_START		0xa0000000
     80      1.13  jonathan #define MIPS_KSEG2_START		0xc0000000
     81      1.13  jonathan #define MIPS_MAX_MEM_ADDR		0xbe000000
     82      1.22  nisimura #define MIPS_RESERVED_ADDR		0xbfc80000
     83      1.13  jonathan 
     84      1.26    castor #define MIPS_PHYS_MASK			0x1fffffff
     85      1.26    castor 
     86      1.26    castor #define MIPS_KSEG0_TO_PHYS(x)	((unsigned)(x) & MIPS_PHYS_MASK)
     87      1.22  nisimura #define MIPS_PHYS_TO_KSEG0(x)	((unsigned)(x) | MIPS_KSEG0_START)
     88      1.26    castor #define MIPS_KSEG1_TO_PHYS(x)	((unsigned)(x) & MIPS_PHYS_MASK)
     89      1.22  nisimura #define MIPS_PHYS_TO_KSEG1(x)	((unsigned)(x) | MIPS_KSEG1_START)
     90      1.13  jonathan 
     91      1.13  jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
     92      1.13  jonathan #define MIPS3_VA_TO_CINDEX(x) \
     93      1.13  jonathan 		((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
     94       1.5  jonathan 
     95  1.43.2.2   thorpej /* CPU dependent mtc0 hazard hook */
     96  1.43.2.2   thorpej #define COP0_SYNC	/* nothing */
     97       1.5  jonathan 
     98       1.5  jonathan /*
     99       1.1   deraadt  * The bits in the cause register.
    100       1.1   deraadt  *
    101       1.5  jonathan  * Bits common to r3000 and r4000:
    102       1.5  jonathan  *
    103      1.13  jonathan  *	MIPS_CR_BR_DELAY	Exception happened in branch delay slot.
    104      1.13  jonathan  *	MIPS_CR_COP_ERR		Coprocessor error.
    105      1.13  jonathan  *	MIPS_CR_IP		Interrupt pending bits defined below.
    106       1.5  jonathan  *				(same meaning as in CAUSE register).
    107      1.13  jonathan  *	MIPS_CR_EXC_CODE	The exception type (see exception codes below).
    108       1.5  jonathan  *
    109       1.5  jonathan  * Differences:
    110       1.5  jonathan  *  r3k has 4 bits of execption type, r4k has 5 bits.
    111       1.1   deraadt  */
    112      1.13  jonathan #define MIPS_CR_BR_DELAY	0x80000000
    113      1.13  jonathan #define MIPS_CR_COP_ERR		0x30000000
    114       1.9  jonathan #define MIPS1_CR_EXC_CODE	0x0000003C	/* four bits */
    115       1.9  jonathan #define MIPS3_CR_EXC_CODE	0x0000007C	/* five bits */
    116      1.13  jonathan #define MIPS_CR_IP		0x0000FF00
    117      1.13  jonathan #define MIPS_CR_EXC_CODE_SHIFT	2
    118       1.1   deraadt 
    119       1.1   deraadt /*
    120       1.1   deraadt  * The bits in the status register.  All bits are active when set to 1.
    121       1.1   deraadt  *
    122       1.5  jonathan  *	R3000 status register fields:
    123      1.13  jonathan  *	MIPS_SR_CO_USABILITY	Control the usability of the four coprocessors.
    124      1.13  jonathan  *	MIPS_SR_BOOT_EXC_VEC	Use alternate exception vectors.
    125      1.13  jonathan  *	MIPS_SR_TLB_SHUTDOWN	TLB disabled.
    126       1.5  jonathan  *
    127       1.5  jonathan  *	MIPS_SR_INT_IE		Master (current) interrupt enable bit.
    128       1.5  jonathan  *
    129       1.5  jonathan  * Differences:
    130       1.5  jonathan  *	r3k has cache control is via frobbing SR register bits, whereas the
    131       1.5  jonathan  *	r4k cache control is via explicit instructions.
    132       1.5  jonathan  *	r3k has a 3-entry stack of kernel/user bits, whereas the
    133       1.5  jonathan  *	r4k has kernel/supervisor/user.
    134       1.5  jonathan  */
    135      1.13  jonathan #define MIPS_SR_COP_USABILITY	0xf0000000
    136      1.13  jonathan #define MIPS_SR_COP_0_BIT	0x10000000
    137      1.13  jonathan #define MIPS_SR_COP_1_BIT	0x20000000
    138       1.5  jonathan 
    139       1.5  jonathan 	/* r4k and r3k differences, see below */
    140       1.5  jonathan 
    141      1.13  jonathan #define MIPS_SR_BOOT_EXC_VEC	0x00400000
    142      1.13  jonathan #define MIPS_SR_TLB_SHUTDOWN	0x00200000
    143       1.5  jonathan 
    144       1.5  jonathan 	/* r4k and r3k differences, see below */
    145       1.5  jonathan 
    146       1.5  jonathan #define MIPS_SR_INT_IE		0x00000001
    147      1.13  jonathan /*#define MIPS_SR_MBZ		0x0f8000c0*/	/* Never used, true for r3k */
    148      1.13  jonathan /*#define MIPS_SR_INT_MASK	0x0000ff00*/
    149       1.5  jonathan 
    150       1.5  jonathan 
    151       1.5  jonathan /*
    152       1.5  jonathan  * The R2000/R3000-specific status register bit definitions.
    153       1.5  jonathan  * all bits are active when set to 1.
    154       1.5  jonathan  *
    155      1.13  jonathan  *	MIPS_SR_PARITY_ERR	Parity error.
    156      1.13  jonathan  *	MIPS_SR_CACHE_MISS	Most recent D-cache load resulted in a miss.
    157      1.13  jonathan  *	MIPS_SR_PARITY_ZERO	Zero replaces outgoing parity bits.
    158      1.13  jonathan  *	MIPS_SR_SWAP_CACHES	Swap I-cache and D-cache.
    159      1.13  jonathan  *	MIPS_SR_ISOL_CACHES	Isolate D-cache from main memory.
    160       1.1   deraadt  *				Interrupt enable bits defined below.
    161      1.13  jonathan  *	MIPS_SR_KU_OLD		Old kernel/user mode bit. 1 => user mode.
    162      1.13  jonathan  *	MIPS_SR_INT_ENA_OLD	Old interrupt enable bit.
    163      1.13  jonathan  *	MIPS_SR_KU_PREV		Previous kernel/user mode bit. 1 => user mode.
    164      1.13  jonathan  *	MIPS_SR_INT_ENA_PREV	Previous interrupt enable bit.
    165      1.13  jonathan  *	MIPS_SR_KU_CUR		Current kernel/user mode bit. 1 => user mode.
    166       1.1   deraadt  */
    167       1.5  jonathan 
    168      1.11  jonathan #define MIPS1_PARITY_ERR	0x00100000
    169      1.11  jonathan #define MIPS1_CACHE_MISS	0x00080000
    170      1.11  jonathan #define MIPS1_PARITY_ZERO	0x00040000
    171      1.11  jonathan #define MIPS1_SWAP_CACHES	0x00020000
    172      1.11  jonathan #define MIPS1_ISOL_CACHES	0x00010000
    173       1.5  jonathan 
    174      1.11  jonathan #define MIPS1_SR_KU_OLD		0x00000020	/* 2nd stacked KU/IE*/
    175      1.11  jonathan #define MIPS1_SR_INT_ENA_OLD	0x00000010	/* 2nd stacked KU/IE*/
    176       1.9  jonathan #define MIPS1_SR_KU_PREV	0x00000008	/* 1st stacked KU/IE*/
    177       1.9  jonathan #define MIPS1_SR_INT_ENA_PREV	0x00000004	/* 1st stacked KU/IE*/
    178      1.11  jonathan #define MIPS1_SR_KU_CUR		0x00000002	/* current KU */
    179       1.5  jonathan 
    180       1.5  jonathan /* backwards compatibility */
    181      1.13  jonathan #define MIPS_SR_PARITY_ERR	MIPS1_PARITY_ERR
    182      1.13  jonathan #define MIPS_SR_CACHE_MISS	MIPS1_CACHE_MISS
    183      1.13  jonathan #define MIPS_SR_PARITY_ZERO	MIPS1_PARITY_ZERO
    184      1.13  jonathan #define MIPS_SR_SWAP_CACHES	MIPS1_SWAP_CACHES
    185      1.13  jonathan #define MIPS_SR_ISOL_CACHES	MIPS1_ISOL_CACHES
    186      1.13  jonathan 
    187      1.13  jonathan #define MIPS_SR_KU_OLD		MIPS1_SR_KU_OLD
    188      1.13  jonathan #define MIPS_SR_INT_ENA_OLD	MIPS1_SR_INT_ENA_OLD
    189      1.13  jonathan #define MIPS_SR_KU_PREV		MIPS1_SR_KU_PREV
    190      1.13  jonathan #define MIPS_SR_KU_CUR		MIPS1_SR_KU_CUR
    191      1.13  jonathan #define MIPS_SR_INT_ENA_PREV	MIPS1_SR_INT_ENA_PREV
    192       1.5  jonathan 
    193       1.5  jonathan /*
    194       1.5  jonathan  * R4000 status register bit definitons,
    195       1.5  jonathan  * where different from r2000/r3000.
    196       1.5  jonathan  */
    197      1.18  nisimura #define MIPS3_SR_XX		0x80000000
    198      1.11  jonathan #define MIPS3_SR_RP		0x08000000
    199      1.11  jonathan #define MIPS3_SR_FR_32		0x04000000
    200      1.11  jonathan #define MIPS3_SR_RE		0x02000000
    201      1.11  jonathan 
    202      1.35     jeffs #define MIPS3_SR_DIAG_DL	0x01000000		/* QED 52xx */
    203      1.35     jeffs #define MIPS3_SR_DIAG_IL	0x00800000		/* QED 52xx */
    204      1.28     soren #define MIPS3_SR_DIAG_BEV	0x00400000
    205      1.11  jonathan #define MIPS3_SR_SOFT_RESET	0x00100000
    206      1.11  jonathan #define MIPS3_SR_DIAG_CH	0x00040000
    207      1.11  jonathan #define MIPS3_SR_DIAG_CE	0x00020000
    208      1.11  jonathan #define MIPS3_SR_DIAG_PE	0x00010000
    209      1.11  jonathan #define MIPS3_SR_KX		0x00000080
    210      1.11  jonathan #define MIPS3_SR_SX		0x00000040
    211      1.11  jonathan #define MIPS3_SR_UX		0x00000020
    212      1.11  jonathan #define MIPS3_SR_KSU_MASK	0x00000018
    213       1.9  jonathan #define MIPS3_SR_KSU_USER	0x00000010
    214      1.11  jonathan #define MIPS3_SR_KSU_SUPER	0x00000008
    215      1.11  jonathan #define MIPS3_SR_KSU_KERNEL	0x00000000
    216      1.11  jonathan #define MIPS3_SR_ERL		0x00000004
    217      1.11  jonathan #define MIPS3_SR_EXL		0x00000002
    218       1.5  jonathan 
    219      1.13  jonathan #define MIPS_SR_SOFT_RESET	MIPS3_SR_SOFT_RESET
    220      1.13  jonathan #define MIPS_SR_DIAG_CH		MIPS3_SR_DIAG_CH
    221      1.13  jonathan #define MIPS_SR_DIAG_CE		MIPS3_SR_DIAG_CE
    222      1.13  jonathan #define MIPS_SR_DIAG_PE		MIPS3_SR_DIAG_PE
    223      1.13  jonathan #define MIPS_SR_KX		MIPS3_SR_KX
    224      1.13  jonathan #define MIPS_SR_SX		MIPS3_SR_SX
    225      1.13  jonathan #define MIPS_SR_UX		MIPS3_SR_UX
    226      1.13  jonathan 
    227      1.13  jonathan #define MIPS_SR_KSU_MASK	MIPS3_SR_KSU_MASK
    228      1.13  jonathan #define MIPS_SR_KSU_USER	MIPS3_SR_KSU_USER
    229      1.13  jonathan #define MIPS_SR_KSU_SUPER	MIPS3_SR_KSU_SUPER
    230      1.13  jonathan #define MIPS_SR_KSU_KERNEL	MIPS3_SR_KSU_KERNEL
    231      1.13  jonathan #define MIPS_SR_ERL		MIPS3_SR_ERL
    232      1.13  jonathan #define MIPS_SR_EXL		MIPS3_SR_EXL
    233       1.5  jonathan 
    234       1.1   deraadt 
    235       1.1   deraadt /*
    236       1.1   deraadt  * The interrupt masks.
    237       1.1   deraadt  * If a bit in the mask is 1 then the interrupt is enabled (or pending).
    238       1.1   deraadt  */
    239       1.5  jonathan #define MIPS_INT_MASK		0xff00
    240      1.13  jonathan #define MIPS_INT_MASK_5		0x8000
    241      1.13  jonathan #define MIPS_INT_MASK_4		0x4000
    242      1.13  jonathan #define MIPS_INT_MASK_3		0x2000
    243      1.13  jonathan #define MIPS_INT_MASK_2		0x1000
    244      1.13  jonathan #define MIPS_INT_MASK_1		0x0800
    245      1.13  jonathan #define MIPS_INT_MASK_0		0x0400
    246       1.5  jonathan #define MIPS_HARD_INT_MASK	0xfc00
    247      1.13  jonathan #define MIPS_SOFT_INT_MASK_1	0x0200
    248      1.13  jonathan #define MIPS_SOFT_INT_MASK_0	0x0100
    249       1.6  jonathan 
    250      1.11  jonathan /*
    251      1.35     jeffs  * mips3 CPUs have on-chip timer at INT_MASK_5.  Each platform can
    252      1.35     jeffs  * choose to enable this interrupt.
    253      1.11  jonathan  */
    254      1.35     jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
    255      1.35     jeffs #define MIPS3_INT_MASK			MIPS_INT_MASK
    256      1.35     jeffs #define MIPS3_HARD_INT_MASK		MIPS_HARD_INT_MASK
    257      1.35     jeffs #else
    258      1.13  jonathan #define MIPS3_INT_MASK			(MIPS_INT_MASK &  ~MIPS_INT_MASK_5)
    259      1.13  jonathan #define MIPS3_HARD_INT_MASK		(MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
    260      1.35     jeffs #endif
    261       1.5  jonathan 
    262       1.1   deraadt /*
    263       1.1   deraadt  * The bits in the context register.
    264       1.1   deraadt  */
    265      1.11  jonathan #define MIPS1_CNTXT_PTE_BASE	0xFFE00000
    266      1.11  jonathan #define MIPS1_CNTXT_BAD_VPN	0x001FFFFC
    267       1.5  jonathan 
    268      1.11  jonathan #define MIPS3_CNTXT_PTE_BASE	0xFF800000
    269      1.11  jonathan #define MIPS3_CNTXT_BAD_VPN2	0x007FFFF0
    270       1.1   deraadt 
    271       1.1   deraadt /*
    272      1.15  jonathan  * The bits in the MIPS3 config register.
    273      1.15  jonathan  *
    274      1.15  jonathan  *	bit 0..5: R/W, Bit 6..31: R/O
    275      1.15  jonathan  */
    276      1.15  jonathan 
    277      1.15  jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    278      1.15  jonathan #define MIPS3_CONFIG_K0_MASK	0x00000007
    279      1.15  jonathan 
    280      1.15  jonathan /*
    281      1.15  jonathan  * R/W Update on Store Conditional
    282      1.15  jonathan  *	0: Store Conditional uses coherency algorithm specified by TLB
    283      1.15  jonathan  *	1: Store Conditional uses cacheable coherent update on write
    284      1.15  jonathan  */
    285      1.15  jonathan #define MIPS3_CONFIG_CU		0x00000008
    286      1.15  jonathan 
    287      1.15  jonathan #define MIPS3_CONFIG_DB		0x00000010	/* Primary D-cache line size */
    288      1.15  jonathan #define MIPS3_CONFIG_IB		0x00000020	/* Primary I-cache line size */
    289      1.15  jonathan #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
    290      1.17  nisimura 	(((config) & (bit)) ? 32 : 16)
    291      1.15  jonathan 
    292      1.15  jonathan #define MIPS3_CONFIG_DC_MASK	0x000001c0	/* Primary D-cache size */
    293      1.20    simonb #define MIPS3_CONFIG_DC_SHIFT	6
    294      1.15  jonathan #define MIPS3_CONFIG_IC_MASK	0x00000e00	/* Primary I-cache size */
    295      1.15  jonathan #define MIPS3_CONFIG_IC_SHIFT	9
    296      1.36     chuck #define MIPS3_CONFIG_C_DEFBASE	0x1000		/* default base 2^12 */
    297      1.23      shin #ifdef MIPS3_4100				/* VR4100 core */
    298      1.36     chuck /* XXXCDC: THIS MIPS3_4100 SPECIAL CASE SHOULD GO AWAY */
    299      1.23      shin #define MIPS3_CONFIG_CS		0x00001000	/* cache size mode indication*/
    300      1.36     chuck #define MIPS3_CONFIG_CACHE_SIZE(config, mask, dummy, shift) \
    301      1.23      shin 	((((config)&MIPS3_CONFIG_CS)?0x400:0x1000) << (((config) & (mask)) >> (shift)))
    302      1.23      shin #else
    303      1.36     chuck #define MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
    304      1.36     chuck 	((base) << (((config) & (mask)) >> (shift)))
    305      1.23      shin #endif
    306      1.15  jonathan 
    307      1.15  jonathan /* Block ordering: 0: sequential, 1: sub-block */
    308      1.15  jonathan #define MIPS3_CONFIG_EB		0x00002000
    309      1.15  jonathan 
    310      1.15  jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
    311      1.15  jonathan #define MIPS3_CONFIG_EM		0x00004000
    312      1.15  jonathan 
    313      1.15  jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
    314      1.15  jonathan #define MIPS3_CONFIG_BE		0x00008000
    315      1.15  jonathan 
    316      1.15  jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
    317      1.15  jonathan #define MIPS3_CONFIG_SM		0x00010000
    318      1.15  jonathan 
    319      1.15  jonathan /* Secondary Cache - 0: present, 1: not present */
    320      1.15  jonathan #define MIPS3_CONFIG_SC		0x00020000
    321      1.15  jonathan 
    322      1.26    castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
    323      1.15  jonathan #define MIPS3_CONFIG_EW_MASK	0x000c0000
    324      1.15  jonathan #define MIPS3_CONFIG_EW_SHIFT	18
    325      1.15  jonathan 
    326      1.15  jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
    327      1.15  jonathan #define MIPS3_CONFIG_SW		0x00100000
    328      1.15  jonathan 
    329      1.15  jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
    330      1.15  jonathan #define MIPS3_CONFIG_SS		0x00200000
    331      1.15  jonathan 
    332      1.15  jonathan /* Secondary Cache line size */
    333      1.15  jonathan #define MIPS3_CONFIG_SB_MASK	0x00c00000
    334      1.15  jonathan #define MIPS3_CONFIG_SB_SHIFT	22
    335      1.15  jonathan #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
    336      1.15  jonathan 	(0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
    337      1.15  jonathan 
    338      1.33     soren /* Write back data rate */
    339      1.15  jonathan #define MIPS3_CONFIG_EP_MASK	0x0f000000
    340      1.15  jonathan #define MIPS3_CONFIG_EP_SHIFT	24
    341      1.15  jonathan 
    342      1.15  jonathan /* System clock ratio - this value is CPU dependent */
    343      1.15  jonathan #define MIPS3_CONFIG_EC_MASK	0x70000000
    344      1.15  jonathan #define MIPS3_CONFIG_EC_SHIFT	28
    345      1.15  jonathan 
    346      1.15  jonathan /* Master-Checker Mode - 1: enabled */
    347      1.15  jonathan #define MIPS3_CONFIG_CM		0x80000000
    348      1.15  jonathan 
    349      1.15  jonathan /*
    350       1.1   deraadt  * Location of exception vectors.
    351       1.5  jonathan  *
    352       1.5  jonathan  * Common vectors:  reset and UTLB miss.
    353       1.1   deraadt  */
    354      1.13  jonathan #define MIPS_RESET_EXC_VEC	0xBFC00000
    355      1.13  jonathan #define MIPS_UTLB_MISS_EXC_VEC	0x80000000
    356       1.5  jonathan 
    357       1.5  jonathan /*
    358       1.5  jonathan  * R3000 general exception vector (everything else)
    359       1.5  jonathan  */
    360       1.9  jonathan #define MIPS1_GEN_EXC_VEC	0x80000080
    361       1.5  jonathan 
    362       1.5  jonathan /*
    363       1.5  jonathan  * R4000 MIPS-III exception vectors
    364       1.5  jonathan  */
    365      1.22  nisimura #define MIPS3_XTLB_MISS_EXC_VEC 0x80000080
    366      1.22  nisimura #define MIPS3_CACHE_ERR_EXC_VEC 0x80000100
    367      1.11  jonathan #define MIPS3_GEN_EXC_VEC	0x80000180
    368       1.5  jonathan 
    369       1.5  jonathan /*
    370       1.1   deraadt  * Coprocessor 0 registers:
    371       1.1   deraadt  *
    372  1.43.2.1   thorpej  *				v--- width for mips I,III,32,64
    373  1.43.2.1   thorpej  *				     (3=32bit, 6=64bit, i=impl dep)
    374  1.43.2.1   thorpej  *  0	MIPS_COP_0_TLB_INDEX	3333 TLB Index.
    375  1.43.2.1   thorpej  *  1	MIPS_COP_0_TLB_RANDOM	3333 TLB Random.
    376  1.43.2.1   thorpej  *  2	MIPS_COP_0_TLB_LOW	3... r3k TLB entry low.
    377  1.43.2.1   thorpej  *  2	MIPS_COP_0_TLB_LO0	.636 r4k TLB entry low.
    378  1.43.2.1   thorpej  *  3	MIPS_COP_0_TLB_LO1	.636 r4k TLB entry low, extended.
    379  1.43.2.1   thorpej  *  4	MIPS_COP_0_TLB_CONTEXT	3636 TLB Context.
    380  1.43.2.1   thorpej  *  5	MIPS_COP_0_TLB_PG_MASK	.333 TLB Page Mask register.
    381  1.43.2.1   thorpej  *  6	MIPS_COP_0_TLB_WIRED	.333 Wired TLB number.
    382  1.43.2.1   thorpej  *  8	MIPS_COP_0_BAD_VADDR	3636 Bad virtual address.
    383  1.43.2.1   thorpej  *  9	MIPS_COP_0_COUNT	.333 Count register.
    384  1.43.2.1   thorpej  * 10	MIPS_COP_0_TLB_HI	3636 TLB entry high.
    385  1.43.2.1   thorpej  * 11	MIPS_COP_0_COMPARE	.333 Compare (against Count).
    386  1.43.2.1   thorpej  * 12	MIPS_COP_0_STATUS	3333 Status register.
    387  1.43.2.1   thorpej  * 13	MIPS_COP_0_CAUSE	3333 Exception cause register.
    388  1.43.2.1   thorpej  * 14	MIPS_COP_0_EXC_PC	3636 Exception PC.
    389  1.43.2.1   thorpej  * 15	MIPS_COP_0_PRID		3333 Processor revision identifier.
    390  1.43.2.1   thorpej  * 16	MIPS_COP_0_CONFIG	3333 Configuration register.
    391  1.43.2.1   thorpej  * 16/1	MIPS_COP_0_CONFIG1	..33 Configuration register 1.
    392  1.43.2.1   thorpej  * 16/2	MIPS_COP_0_CONFIG2	..33 Configuration register 2.
    393  1.43.2.1   thorpej  * 16/3	MIPS_COP_0_CONFIG3	..33 Configuration register 3.
    394  1.43.2.1   thorpej  * 17	MIPS_COP_0_LLADDR	.336 Load Linked Address.
    395  1.43.2.1   thorpej  * 18	MIPS_COP_0_WATCH_LO	.336 WatchLo register.
    396  1.43.2.1   thorpej  * 19	MIPS_COP_0_WATCH_HI	.333 WatchHi register.
    397  1.43.2.1   thorpej  * 20	MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
    398  1.43.2.1   thorpej  * 23	MIPS_COP_0_DEBUG	.... Debug JTAG register.
    399  1.43.2.1   thorpej  * 24	MIPS_COP_0_DEPC		.... DEPC JTAG register.
    400  1.43.2.1   thorpej  * 25	MIPS_COP_0_PERFCNT	..36 Performance Counter register.
    401  1.43.2.1   thorpej  * 26	MIPS_COP_0_ECC		.3ii ECC / Error Control register.
    402  1.43.2.1   thorpej  * 27	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    403  1.43.2.1   thorpej  * 28/0	MIPS_COP_0_TAG_LO	.3ii Cache TagLo register (instr).
    404  1.43.2.1   thorpej  * 28/1	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (instr).
    405  1.43.2.1   thorpej  * 28/2	MIPS_COP_0_TAG_LO	..ii Cache TagLo register (data).
    406  1.43.2.1   thorpej  * 28/3	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (data).
    407  1.43.2.1   thorpej  * 29/0	MIPS_COP_0_TAG_HI	.3ii Cache TagHi register (instr).
    408  1.43.2.1   thorpej  * 29/1	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (instr).
    409  1.43.2.1   thorpej  * 29/2	MIPS_COP_0_TAG_HI	..ii Cache TagHi register (data).
    410  1.43.2.1   thorpej  * 29/3	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (data).
    411  1.43.2.1   thorpej  * 30	MIPS_COP_0_ERROR_PC	.636 Error EPC register.
    412  1.43.2.1   thorpej  * 31	MIPS_COP_0_DESAVE	.... DESAVE JTAG register.
    413       1.1   deraadt  */
    414      1.13  jonathan #define MIPS_COP_0_TLB_INDEX	$0
    415      1.13  jonathan #define MIPS_COP_0_TLB_RANDOM	$1
    416      1.22  nisimura 	/* Name and meaning of	TLB bits for $2 differ on r3k and r4k. */
    417       1.5  jonathan 
    418      1.13  jonathan #define MIPS_COP_0_TLB_CONTEXT	$4
    419       1.5  jonathan 					/* $5 and $6 new with MIPS-III */
    420      1.13  jonathan #define MIPS_COP_0_BAD_VADDR	$8
    421      1.13  jonathan #define MIPS_COP_0_TLB_HI	$10
    422      1.13  jonathan #define MIPS_COP_0_STATUS_REG	$12
    423      1.13  jonathan #define MIPS_COP_0_CAUSE_REG	$13
    424      1.18  nisimura #define MIPS_COP_0_STATUS	$12
    425      1.18  nisimura #define MIPS_COP_0_CAUSE	$13
    426      1.13  jonathan #define MIPS_COP_0_EXC_PC	$14
    427      1.13  jonathan #define MIPS_COP_0_PRID		$15
    428       1.1   deraadt 
    429       1.5  jonathan 
    430      1.18  nisimura /* MIPS-I */
    431      1.13  jonathan #define MIPS_COP_0_TLB_LOW	$2
    432       1.5  jonathan 
    433      1.18  nisimura /* MIPS-III */
    434      1.13  jonathan #define MIPS_COP_0_TLB_LO0	$2
    435      1.13  jonathan #define MIPS_COP_0_TLB_LO1	$3
    436       1.5  jonathan 
    437      1.13  jonathan #define MIPS_COP_0_TLB_PG_MASK	$5
    438      1.13  jonathan #define MIPS_COP_0_TLB_WIRED	$6
    439      1.14  jonathan 
    440      1.14  jonathan #define MIPS_COP_0_COUNT	$9
    441      1.14  jonathan #define MIPS_COP_0_COMPARE	$11
    442       1.5  jonathan 
    443      1.13  jonathan #define MIPS_COP_0_CONFIG	$16
    444      1.13  jonathan #define MIPS_COP_0_LLADDR	$17
    445      1.13  jonathan #define MIPS_COP_0_WATCH_LO	$18
    446      1.13  jonathan #define MIPS_COP_0_WATCH_HI	$19
    447      1.22  nisimura #define MIPS_COP_0_TLB_XCONTEXT $20
    448      1.13  jonathan #define MIPS_COP_0_ECC		$26
    449      1.13  jonathan #define MIPS_COP_0_CACHE_ERR	$27
    450      1.13  jonathan #define MIPS_COP_0_TAG_LO	$28
    451      1.13  jonathan #define MIPS_COP_0_TAG_HI	$29
    452      1.13  jonathan #define MIPS_COP_0_ERROR_PC	$30
    453       1.5  jonathan 
    454      1.40    simonb /* MIPS32/64 */
    455      1.40    simonb #define	MIPS_COP_0_DEBUG	$23
    456      1.40    simonb #define	MIPS_COP_0_DEPC		$24
    457      1.40    simonb #define	MIPS_COP_0_PERFCNT	$25
    458      1.40    simonb #define	MIPS_COP_0_DATA_LO	$28
    459      1.40    simonb #define	MIPS_COP_0_DATA_HI	$29
    460      1.40    simonb #define	MIPS_COP_0_DESAVE	$31
    461       1.5  jonathan 
    462       1.1   deraadt /*
    463       1.1   deraadt  * Values for the code field in a break instruction.
    464       1.1   deraadt  */
    465      1.13  jonathan #define MIPS_BREAK_INSTR	0x0000000d
    466      1.13  jonathan #define MIPS_BREAK_VAL_MASK	0x03ff0000
    467      1.13  jonathan #define MIPS_BREAK_VAL_SHIFT	16
    468      1.13  jonathan #define MIPS_BREAK_KDB_VAL	512
    469      1.13  jonathan #define MIPS_BREAK_SSTEP_VAL	513
    470      1.13  jonathan #define MIPS_BREAK_BRKPT_VAL	514
    471      1.13  jonathan #define MIPS_BREAK_SOVER_VAL	515
    472      1.13  jonathan #define MIPS_BREAK_KDB		(MIPS_BREAK_INSTR | \
    473      1.13  jonathan 				(MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
    474      1.13  jonathan #define MIPS_BREAK_SSTEP	(MIPS_BREAK_INSTR | \
    475      1.13  jonathan 				(MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
    476      1.13  jonathan #define MIPS_BREAK_BRKPT	(MIPS_BREAK_INSTR | \
    477      1.13  jonathan 				(MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
    478      1.13  jonathan #define MIPS_BREAK_SOVER	(MIPS_BREAK_INSTR | \
    479      1.13  jonathan 				(MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
    480       1.1   deraadt 
    481       1.1   deraadt /*
    482       1.1   deraadt  * Mininum and maximum cache sizes.
    483       1.1   deraadt  */
    484      1.13  jonathan #define MIPS_MIN_CACHE_SIZE	(16 * 1024)
    485      1.13  jonathan #define MIPS_MAX_CACHE_SIZE	(256 * 1024)
    486  1.43.2.2   thorpej #define MIPS3_MAX_PCACHE_SIZE	(32 * 1024)	/* max. primary cache size */
    487       1.1   deraadt 
    488       1.1   deraadt /*
    489       1.1   deraadt  * The floating point version and status registers.
    490       1.1   deraadt  */
    491      1.22  nisimura #define MIPS_FPU_ID	$0
    492      1.22  nisimura #define MIPS_FPU_CSR	$31
    493       1.1   deraadt 
    494       1.1   deraadt /*
    495       1.1   deraadt  * The floating point coprocessor status register bits.
    496       1.1   deraadt  */
    497      1.13  jonathan #define MIPS_FPU_ROUNDING_BITS		0x00000003
    498      1.13  jonathan #define MIPS_FPU_ROUND_RN		0x00000000
    499      1.13  jonathan #define MIPS_FPU_ROUND_RZ		0x00000001
    500      1.13  jonathan #define MIPS_FPU_ROUND_RP		0x00000002
    501      1.13  jonathan #define MIPS_FPU_ROUND_RM		0x00000003
    502      1.13  jonathan #define MIPS_FPU_STICKY_BITS		0x0000007c
    503      1.13  jonathan #define MIPS_FPU_STICKY_INEXACT		0x00000004
    504      1.13  jonathan #define MIPS_FPU_STICKY_UNDERFLOW	0x00000008
    505      1.13  jonathan #define MIPS_FPU_STICKY_OVERFLOW	0x00000010
    506      1.13  jonathan #define MIPS_FPU_STICKY_DIV0		0x00000020
    507      1.13  jonathan #define MIPS_FPU_STICKY_INVALID		0x00000040
    508      1.13  jonathan #define MIPS_FPU_ENABLE_BITS		0x00000f80
    509      1.13  jonathan #define MIPS_FPU_ENABLE_INEXACT		0x00000080
    510      1.13  jonathan #define MIPS_FPU_ENABLE_UNDERFLOW	0x00000100
    511      1.13  jonathan #define MIPS_FPU_ENABLE_OVERFLOW	0x00000200
    512      1.13  jonathan #define MIPS_FPU_ENABLE_DIV0		0x00000400
    513      1.13  jonathan #define MIPS_FPU_ENABLE_INVALID		0x00000800
    514      1.13  jonathan #define MIPS_FPU_EXCEPTION_BITS		0x0003f000
    515      1.13  jonathan #define MIPS_FPU_EXCEPTION_INEXACT	0x00001000
    516      1.13  jonathan #define MIPS_FPU_EXCEPTION_UNDERFLOW	0x00002000
    517      1.13  jonathan #define MIPS_FPU_EXCEPTION_OVERFLOW	0x00004000
    518      1.13  jonathan #define MIPS_FPU_EXCEPTION_DIV0		0x00008000
    519      1.13  jonathan #define MIPS_FPU_EXCEPTION_INVALID	0x00010000
    520      1.13  jonathan #define MIPS_FPU_EXCEPTION_UNIMPL	0x00020000
    521      1.13  jonathan #define MIPS_FPU_COND_BIT		0x00800000
    522      1.22  nisimura #define MIPS_FPU_FLUSH_BIT		0x01000000	/* r4k,	 MBZ on r3k */
    523      1.11  jonathan #define MIPS1_FPC_MBZ_BITS		0xff7c0000
    524      1.11  jonathan #define MIPS3_FPC_MBZ_BITS		0xfe7c0000
    525       1.5  jonathan 
    526       1.1   deraadt 
    527       1.1   deraadt /*
    528       1.1   deraadt  * Constants to determine if have a floating point instruction.
    529       1.1   deraadt  */
    530      1.13  jonathan #define MIPS_OPCODE_SHIFT	26
    531      1.13  jonathan #define MIPS_OPCODE_C1		0x11
    532      1.25       jun #define MIPS_OPCODE_LWC1	0x31
    533      1.25       jun #define MIPS_OPCODE_LDC1	0x35
    534      1.25       jun #define MIPS_OPCODE_SWC1	0x39
    535      1.25       jun #define MIPS_OPCODE_SDC1	0x3d
    536       1.1   deraadt 
    537       1.5  jonathan 
    538       1.1   deraadt /*
    539       1.1   deraadt  * The low part of the TLB entry.
    540       1.1   deraadt  */
    541      1.22  nisimura #define MIPS1_TLB_PFN			0xfffff000
    542      1.11  jonathan #define MIPS1_TLB_NON_CACHEABLE_BIT	0x00000800
    543      1.22  nisimura #define MIPS1_TLB_DIRTY_BIT		0x00000400
    544      1.11  jonathan #define MIPS1_TLB_VALID_BIT		0x00000200
    545      1.11  jonathan #define MIPS1_TLB_GLOBAL_BIT		0x00000100
    546      1.11  jonathan 
    547      1.22  nisimura #define MIPS3_TLB_PFN			0x3fffffc0
    548      1.16  jonathan #define MIPS3_TLB_ATTR_MASK		0x00000038
    549      1.16  jonathan #define MIPS3_TLB_ATTR_SHIFT		3
    550      1.22  nisimura #define MIPS3_TLB_DIRTY_BIT		0x00000004
    551      1.11  jonathan #define MIPS3_TLB_VALID_BIT		0x00000002
    552      1.11  jonathan #define MIPS3_TLB_GLOBAL_BIT		0x00000001
    553       1.5  jonathan 
    554      1.22  nisimura /* XXX XXX XXX */
    555      1.22  nisimura #define MIPS1_TLB_PHYS_PAGE_SHIFT	12
    556      1.22  nisimura #define MIPS3_TLB_PHYS_PAGE_SHIFT	6
    557      1.22  nisimura #define MIPS1_TLB_PF_NUM		MIPS1_TLB_PFN
    558      1.22  nisimura #define MIPS3_TLB_PF_NUM		MIPS3_TLB_PFN
    559      1.22  nisimura #define MIPS1_TLB_MOD_BIT		MIPS1_TLB_DIRTY_BIT
    560      1.22  nisimura #define MIPS3_TLB_MOD_BIT		MIPS3_TLB_DIRTY_BIT
    561      1.22  nisimura /* XXX XXX XXX */
    562      1.22  nisimura 
    563      1.15  jonathan /*
    564      1.15  jonathan  * MIPS3_TLB_ATTR values - coherency algorithm:
    565      1.15  jonathan  * 0: cacheable, noncoherent, write-through, no write allocate
    566      1.15  jonathan  * 1: cacheable, noncoherent, write-through, write allocate
    567      1.15  jonathan  * 2: uncached
    568      1.15  jonathan  * 3: cacheable, noncoherent, write-back (noncoherent)
    569      1.15  jonathan  * 4: cacheable, coherent, write-back, exclusive (exclusive)
    570      1.15  jonathan  * 5: cacheable, coherent, write-back, exclusive on write (sharable)
    571      1.15  jonathan  * 6: cacheable, coherent, write-back, update on write (update)
    572      1.16  jonathan  * 7: uncached, accelerated (gather STORE operations)
    573      1.15  jonathan  */
    574      1.15  jonathan #define MIPS3_TLB_ATTR_WT		0 /* IDT */
    575      1.22  nisimura #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
    576      1.15  jonathan #define MIPS3_TLB_ATTR_UNCACHED		2 /* R4000/R4400, IDT */
    577      1.15  jonathan #define MIPS3_TLB_ATTR_WB_NONCOHERENT	3 /* R4000/R4400, IDT */
    578      1.15  jonathan #define MIPS3_TLB_ATTR_WB_EXCLUSIVE	4 /* R4000/R4400 */
    579      1.15  jonathan #define MIPS3_TLB_ATTR_WB_SHARABLE	5 /* R4000/R4400 */
    580      1.18  nisimura #define MIPS3_TLB_ATTR_WB_UPDATE	6 /* R4000/R4400 */
    581      1.16  jonathan #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
    582      1.15  jonathan 
    583       1.1   deraadt 
    584       1.1   deraadt /*
    585       1.1   deraadt  * The high part of the TLB entry.
    586       1.1   deraadt  */
    587      1.22  nisimura #define MIPS1_TLB_VPN			0xfffff000
    588      1.11  jonathan #define MIPS1_TLB_PID			0x00000fc0
    589      1.11  jonathan #define MIPS1_TLB_PID_SHIFT		6
    590      1.11  jonathan 
    591      1.22  nisimura #define MIPS3_TLB_VPN2			0xffffe000
    592      1.22  nisimura #define MIPS3_TLB_ASID			0x000000ff
    593       1.5  jonathan 
    594      1.22  nisimura /* XXX XXX XXX */
    595      1.22  nisimura #define MIPS1_TLB_VIRT_PAGE_NUM		MIPS1_TLB_VPN
    596      1.22  nisimura #define MIPS3_TLB_VIRT_PAGE_NUM		MIPS3_TLB_VPN2
    597      1.22  nisimura #define MIPS3_TLB_PID			MIPS3_TLB_ASID
    598      1.22  nisimura #define MIPS_TLB_VIRT_PAGE_SHIFT	12
    599      1.22  nisimura /* XXX XXX XXX */
    600       1.5  jonathan 
    601       1.1   deraadt /*
    602       1.5  jonathan  * r3000: shift count to put the index in the right spot.
    603       1.1   deraadt  */
    604      1.11  jonathan #define MIPS1_TLB_INDEX_SHIFT		8
    605       1.1   deraadt 
    606       1.1   deraadt /*
    607       1.1   deraadt  * The number of TLB entries and the first one that write random hits.
    608       1.1   deraadt  */
    609      1.11  jonathan #define MIPS1_TLB_NUM_TLB_ENTRIES	64
    610      1.11  jonathan #define MIPS1_TLB_FIRST_RAND_ENTRY	8
    611       1.5  jonathan 
    612      1.11  jonathan #define MIPS3_TLB_NUM_TLB_ENTRIES	48
    613      1.15  jonathan #define MIPS_R4300_TLB_NUM_TLB_ENTRIES	32
    614      1.37  nisimura #define MIPS3_TLB_WIRED_UPAGES		1
    615       1.5  jonathan 
    616       1.1   deraadt 
    617       1.1   deraadt /*
    618       1.1   deraadt  * The number of process id entries.
    619       1.1   deraadt  */
    620      1.22  nisimura #define MIPS1_TLB_NUM_PIDS		64
    621      1.22  nisimura #define MIPS3_TLB_NUM_ASIDS		256
    622      1.11  jonathan 
    623      1.11  jonathan /*
    624      1.22  nisimura  * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
    625      1.11  jonathan  */
    626       1.5  jonathan 
    627      1.22  nisimura #if !defined(MIPS3) && defined(MIPS1)
    628      1.22  nisimura #define MIPS_TLB_PID_SHIFT		MIPS1_TLB_PID_SHIFT
    629      1.22  nisimura #define MIPS_TLB_NUM_PIDS		MIPS1_TLB_NUM_PIDS
    630      1.12  jonathan #endif
    631      1.11  jonathan 
    632      1.22  nisimura #if defined(MIPS3) && !defined(MIPS1)
    633      1.22  nisimura #define MIPS_TLB_PID_SHIFT		0
    634      1.22  nisimura #define MIPS_TLB_NUM_PIDS		MIPS3_TLB_NUM_ASIDS
    635      1.12  jonathan #endif
    636      1.12  jonathan 
    637      1.12  jonathan 
    638      1.12  jonathan #if defined(MIPS1) && defined(MIPS3)
    639      1.12  jonathan #define MIPS_TLB_PID_SHIFT \
    640      1.22  nisimura     ((CPUISMIPS3)? 0 : MIPS1_TLB_PID_SHIFT)
    641      1.12  jonathan 
    642      1.12  jonathan #define MIPS_TLB_NUM_PIDS \
    643      1.22  nisimura     ((CPUISMIPS3)? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
    644      1.12  jonathan 
    645       1.8    mhitch #endif
    646       1.1   deraadt 
    647       1.1   deraadt /*
    648  1.43.2.1   thorpej  * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
    649      1.18  nisimura  */
    650      1.30  nisimura #define MIPS_R2000	0x01	/* MIPS R2000 			ISA I	*/
    651      1.30  nisimura #define MIPS_R3000	0x02	/* MIPS R3000 			ISA I	*/
    652      1.30  nisimura #define MIPS_R6000	0x03	/* MIPS R6000 			ISA II	*/
    653      1.31     soren #define MIPS_R4000	0x04	/* MIPS R4000/R4400 		ISA III */
    654      1.31     soren #define MIPS_R3LSI	0x05	/* LSI Logic R3000 derivative	ISA I	*/
    655      1.30  nisimura #define MIPS_R6000A	0x06	/* MIPS R6000A 			ISA II	*/
    656      1.30  nisimura #define MIPS_R3IDT	0x07	/* IDT R3041 or RC36100 	ISA I	*/
    657      1.38     soren #define MIPS_R10000	0x09	/* MIPS R10000			ISA IV	*/
    658      1.30  nisimura #define MIPS_R4200	0x0a	/* NEC VR4200 			ISA III */
    659      1.30  nisimura #define MIPS_R4300	0x0b	/* NEC VR4300 			ISA III */
    660      1.30  nisimura #define MIPS_R4100	0x0c	/* NEC VR4100 			ISA III */
    661      1.31     soren #define MIPS_R12000	0x0e	/* MIPS R12000			ISA IV	*/
    662      1.38     soren #define MIPS_R14000	0x0f	/* MIPS R14000			ISA IV	*/
    663      1.22  nisimura #define MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV	*/
    664      1.43  nisimura #define MIPS_RC32300	0x18	/* IDT RC32334,332,355		ISA 32  */
    665      1.22  nisimura #define MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    666      1.22  nisimura #define MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    667      1.31     soren #define MIPS_R3SONY	0x21	/* Sony R3000 based 		ISA I	*/
    668      1.31     soren #define MIPS_R4650	0x22	/* QED R4650 			ISA III */
    669      1.39  nisimura #define MIPS_TX3900	0x22	/* Toshiba TX39 family		ISA I	*/
    670      1.30  nisimura #define MIPS_R5000	0x23	/* MIPS R5000 			ISA IV	*/
    671      1.31     soren #define MIPS_R3NKK	0x23	/* NKK R3000 based 		ISA I	*/
    672      1.43  nisimura #define MIPS_RC32364	0x26	/* IDT RC32364 			ISA 32	*/
    673      1.30  nisimura #define MIPS_RM7000	0x27	/* QED RM7000			ISA IV  */
    674      1.31     soren #define MIPS_RM5200	0x28	/* QED RM5200s 			ISA IV	*/
    675      1.39  nisimura #define MIPS_TX4900	0x2d	/* Toshiba TX49 family		ISA III */
    676  1.43.2.2   thorpej #define MIPS_R5900	0x2e	/* Toshiba R5900 (EECore)	ISA --- */
    677      1.30  nisimura #define MIPS_RC64470	0x30	/* IDT RC64474/RC64475 		ISA III */
    678      1.30  nisimura #define MIPS_R5400	0x54	/* NEC VR5400 			ISA IV	*/
    679  1.43.2.1   thorpej 
    680  1.43.2.1   thorpej /*
    681  1.43.2.1   thorpej  * CPU processor revision IDs for company ID == 1 (MIPS)
    682  1.43.2.1   thorpej  */
    683      1.43  nisimura #define MIPS_4Kc	0x80	/* MIPS 4Kc			ISA 32  */
    684      1.43  nisimura #define MIPS_5Kc	0x81	/* MIPS 5Kc			ISA 64  */
    685  1.43.2.1   thorpej #define MIPS_4KEc	0x84	/* MIPS 4KEc			ISA 32  */
    686  1.43.2.1   thorpej #define MIPS_4KSc	0x86	/* MIPS 4KSc			ISA 32  */
    687  1.43.2.1   thorpej 
    688  1.43.2.1   thorpej /*
    689  1.43.2.1   thorpej  * CPU processor revision IDs for company ID == 3 (Alchemy)
    690  1.43.2.1   thorpej  */
    691  1.43.2.1   thorpej #define MIPS_AU1000	0x01	/* Alchemy Au1000 		ISA 32  */
    692  1.43.2.1   thorpej 
    693  1.43.2.1   thorpej /*
    694  1.43.2.1   thorpej  * CPU processor revision IDs for company ID == 4 (SiByte)
    695  1.43.2.1   thorpej  */
    696  1.43.2.1   thorpej #define MIPS_SB1	0x01	/* SiByte SB1	 		ISA 64  */
    697      1.18  nisimura 
    698      1.18  nisimura /*
    699      1.18  nisimura  * FPU processor revision ID
    700      1.18  nisimura  */
    701      1.22  nisimura #define MIPS_SOFT	0x00	/* Software emulation		ISA I	*/
    702      1.22  nisimura #define MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I	*/
    703      1.22  nisimura #define MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I	*/
    704      1.22  nisimura #define MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I	*/
    705      1.22  nisimura #define MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II	*/
    706      1.22  nisimura #define MIPS_R4010	0x05	/* MIPS R4010 FPC		ISA II	*/
    707      1.22  nisimura #define MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
    708      1.31     soren #define MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
    709      1.24       uch 
    710      1.24       uch #ifdef ENABLE_MIPS_TX3900
    711      1.24       uch #include <mips/r3900regs.h>
    712  1.43.2.2   thorpej #endif
    713  1.43.2.2   thorpej #ifdef MIPS3_5900
    714  1.43.2.2   thorpej #include <mips/r5900/cpuregs.h>
    715      1.24       uch #endif
    716       1.1   deraadt 
    717      1.10  jonathan #endif /* _MIPS_CPUREGS_H_ */
    718