cpuregs.h revision 1.47.4.2 1 1.47.4.2 nathanw /* $NetBSD: cpuregs.h,v 1.47.4.2 2002/01/08 00:26:16 nathanw Exp $ */
2 1.47.4.2 nathanw
3 1.47.4.2 nathanw /*
4 1.47.4.2 nathanw * Copyright (c) 1992, 1993
5 1.47.4.2 nathanw * The Regents of the University of California. All rights reserved.
6 1.47.4.2 nathanw *
7 1.47.4.2 nathanw * This code is derived from software contributed to Berkeley by
8 1.47.4.2 nathanw * Ralph Campbell and Rick Macklem.
9 1.47.4.2 nathanw *
10 1.47.4.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.47.4.2 nathanw * modification, are permitted provided that the following conditions
12 1.47.4.2 nathanw * are met:
13 1.47.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.47.4.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.47.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.47.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.47.4.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.47.4.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.47.4.2 nathanw * must display the following acknowledgement:
20 1.47.4.2 nathanw * This product includes software developed by the University of
21 1.47.4.2 nathanw * California, Berkeley and its contributors.
22 1.47.4.2 nathanw * 4. Neither the name of the University nor the names of its contributors
23 1.47.4.2 nathanw * may be used to endorse or promote products derived from this software
24 1.47.4.2 nathanw * without specific prior written permission.
25 1.47.4.2 nathanw *
26 1.47.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.47.4.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.47.4.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.47.4.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.47.4.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.47.4.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.47.4.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.47.4.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.47.4.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.47.4.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.47.4.2 nathanw * SUCH DAMAGE.
37 1.47.4.2 nathanw *
38 1.47.4.2 nathanw * @(#)machConst.h 8.1 (Berkeley) 6/10/93
39 1.47.4.2 nathanw *
40 1.47.4.2 nathanw * machConst.h --
41 1.47.4.2 nathanw *
42 1.47.4.2 nathanw * Machine dependent constants.
43 1.47.4.2 nathanw *
44 1.47.4.2 nathanw * Copyright (C) 1989 Digital Equipment Corporation.
45 1.47.4.2 nathanw * Permission to use, copy, modify, and distribute this software and
46 1.47.4.2 nathanw * its documentation for any purpose and without fee is hereby granted,
47 1.47.4.2 nathanw * provided that the above copyright notice appears in all copies.
48 1.47.4.2 nathanw * Digital Equipment Corporation makes no representations about the
49 1.47.4.2 nathanw * suitability of this software for any purpose. It is provided "as is"
50 1.47.4.2 nathanw * without express or implied warranty.
51 1.47.4.2 nathanw *
52 1.47.4.2 nathanw * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
53 1.47.4.2 nathanw * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
54 1.47.4.2 nathanw * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
55 1.47.4.2 nathanw * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
56 1.47.4.2 nathanw * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
57 1.47.4.2 nathanw * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
58 1.47.4.2 nathanw */
59 1.47.4.2 nathanw
60 1.47.4.2 nathanw #ifndef _MIPS_CPUREGS_H_
61 1.47.4.2 nathanw #define _MIPS_CPUREGS_H_
62 1.47.4.2 nathanw
63 1.47.4.2 nathanw /*
64 1.47.4.2 nathanw * Address space.
65 1.47.4.2 nathanw * 32-bit mips CPUS partition their 32-bit address space into four segments:
66 1.47.4.2 nathanw *
67 1.47.4.2 nathanw * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
68 1.47.4.2 nathanw * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
69 1.47.4.2 nathanw * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
70 1.47.4.2 nathanw * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
71 1.47.4.2 nathanw *
72 1.47.4.2 nathanw * mips1 physical memory is limited to 512Mbytes, which is
73 1.47.4.2 nathanw * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
74 1.47.4.2 nathanw * Caching of mapped addresses is controlled by bits in the TLB entry.
75 1.47.4.2 nathanw */
76 1.47.4.2 nathanw
77 1.47.4.2 nathanw #define MIPS_KUSEG_START 0x0
78 1.47.4.2 nathanw #define MIPS_KSEG0_START 0x80000000
79 1.47.4.2 nathanw #define MIPS_KSEG1_START 0xa0000000
80 1.47.4.2 nathanw #define MIPS_KSEG2_START 0xc0000000
81 1.47.4.2 nathanw #define MIPS_MAX_MEM_ADDR 0xbe000000
82 1.47.4.2 nathanw #define MIPS_RESERVED_ADDR 0xbfc80000
83 1.47.4.2 nathanw
84 1.47.4.2 nathanw #define MIPS_PHYS_MASK 0x1fffffff
85 1.47.4.2 nathanw
86 1.47.4.2 nathanw #define MIPS_KSEG0_TO_PHYS(x) ((unsigned)(x) & MIPS_PHYS_MASK)
87 1.47.4.2 nathanw #define MIPS_PHYS_TO_KSEG0(x) ((unsigned)(x) | MIPS_KSEG0_START)
88 1.47.4.2 nathanw #define MIPS_KSEG1_TO_PHYS(x) ((unsigned)(x) & MIPS_PHYS_MASK)
89 1.47.4.2 nathanw #define MIPS_PHYS_TO_KSEG1(x) ((unsigned)(x) | MIPS_KSEG1_START)
90 1.47.4.2 nathanw
91 1.47.4.2 nathanw /* Map virtual address to index in mips3 r4k virtually-indexed cache */
92 1.47.4.2 nathanw #define MIPS3_VA_TO_CINDEX(x) \
93 1.47.4.2 nathanw ((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
94 1.47.4.2 nathanw
95 1.47.4.2 nathanw /* CPU dependent mtc0 hazard hook */
96 1.47.4.2 nathanw #define COP0_SYNC /* nothing */
97 1.47.4.2 nathanw
98 1.47.4.2 nathanw /*
99 1.47.4.2 nathanw * The bits in the cause register.
100 1.47.4.2 nathanw *
101 1.47.4.2 nathanw * Bits common to r3000 and r4000:
102 1.47.4.2 nathanw *
103 1.47.4.2 nathanw * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
104 1.47.4.2 nathanw * MIPS_CR_COP_ERR Coprocessor error.
105 1.47.4.2 nathanw * MIPS_CR_IP Interrupt pending bits defined below.
106 1.47.4.2 nathanw * (same meaning as in CAUSE register).
107 1.47.4.2 nathanw * MIPS_CR_EXC_CODE The exception type (see exception codes below).
108 1.47.4.2 nathanw *
109 1.47.4.2 nathanw * Differences:
110 1.47.4.2 nathanw * r3k has 4 bits of execption type, r4k has 5 bits.
111 1.47.4.2 nathanw */
112 1.47.4.2 nathanw #define MIPS_CR_BR_DELAY 0x80000000
113 1.47.4.2 nathanw #define MIPS_CR_COP_ERR 0x30000000
114 1.47.4.2 nathanw #define MIPS1_CR_EXC_CODE 0x0000003C /* four bits */
115 1.47.4.2 nathanw #define MIPS3_CR_EXC_CODE 0x0000007C /* five bits */
116 1.47.4.2 nathanw #define MIPS_CR_IP 0x0000FF00
117 1.47.4.2 nathanw #define MIPS_CR_EXC_CODE_SHIFT 2
118 1.47.4.2 nathanw
119 1.47.4.2 nathanw /*
120 1.47.4.2 nathanw * The bits in the status register. All bits are active when set to 1.
121 1.47.4.2 nathanw *
122 1.47.4.2 nathanw * R3000 status register fields:
123 1.47.4.2 nathanw * MIPS_SR_CO_USABILITY Control the usability of the four coprocessors.
124 1.47.4.2 nathanw * MIPS_SR_BOOT_EXC_VEC Use alternate exception vectors.
125 1.47.4.2 nathanw * MIPS_SR_TLB_SHUTDOWN TLB disabled.
126 1.47.4.2 nathanw *
127 1.47.4.2 nathanw * MIPS_SR_INT_IE Master (current) interrupt enable bit.
128 1.47.4.2 nathanw *
129 1.47.4.2 nathanw * Differences:
130 1.47.4.2 nathanw * r3k has cache control is via frobbing SR register bits, whereas the
131 1.47.4.2 nathanw * r4k cache control is via explicit instructions.
132 1.47.4.2 nathanw * r3k has a 3-entry stack of kernel/user bits, whereas the
133 1.47.4.2 nathanw * r4k has kernel/supervisor/user.
134 1.47.4.2 nathanw */
135 1.47.4.2 nathanw #define MIPS_SR_COP_USABILITY 0xf0000000
136 1.47.4.2 nathanw #define MIPS_SR_COP_0_BIT 0x10000000
137 1.47.4.2 nathanw #define MIPS_SR_COP_1_BIT 0x20000000
138 1.47.4.2 nathanw
139 1.47.4.2 nathanw /* r4k and r3k differences, see below */
140 1.47.4.2 nathanw
141 1.47.4.2 nathanw #define MIPS_SR_BOOT_EXC_VEC 0x00400000
142 1.47.4.2 nathanw #define MIPS_SR_TLB_SHUTDOWN 0x00200000
143 1.47.4.2 nathanw
144 1.47.4.2 nathanw /* r4k and r3k differences, see below */
145 1.47.4.2 nathanw
146 1.47.4.2 nathanw #define MIPS_SR_INT_IE 0x00000001
147 1.47.4.2 nathanw /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
148 1.47.4.2 nathanw /*#define MIPS_SR_INT_MASK 0x0000ff00*/
149 1.47.4.2 nathanw
150 1.47.4.2 nathanw
151 1.47.4.2 nathanw /*
152 1.47.4.2 nathanw * The R2000/R3000-specific status register bit definitions.
153 1.47.4.2 nathanw * all bits are active when set to 1.
154 1.47.4.2 nathanw *
155 1.47.4.2 nathanw * MIPS_SR_PARITY_ERR Parity error.
156 1.47.4.2 nathanw * MIPS_SR_CACHE_MISS Most recent D-cache load resulted in a miss.
157 1.47.4.2 nathanw * MIPS_SR_PARITY_ZERO Zero replaces outgoing parity bits.
158 1.47.4.2 nathanw * MIPS_SR_SWAP_CACHES Swap I-cache and D-cache.
159 1.47.4.2 nathanw * MIPS_SR_ISOL_CACHES Isolate D-cache from main memory.
160 1.47.4.2 nathanw * Interrupt enable bits defined below.
161 1.47.4.2 nathanw * MIPS_SR_KU_OLD Old kernel/user mode bit. 1 => user mode.
162 1.47.4.2 nathanw * MIPS_SR_INT_ENA_OLD Old interrupt enable bit.
163 1.47.4.2 nathanw * MIPS_SR_KU_PREV Previous kernel/user mode bit. 1 => user mode.
164 1.47.4.2 nathanw * MIPS_SR_INT_ENA_PREV Previous interrupt enable bit.
165 1.47.4.2 nathanw * MIPS_SR_KU_CUR Current kernel/user mode bit. 1 => user mode.
166 1.47.4.2 nathanw */
167 1.47.4.2 nathanw
168 1.47.4.2 nathanw #define MIPS1_PARITY_ERR 0x00100000
169 1.47.4.2 nathanw #define MIPS1_CACHE_MISS 0x00080000
170 1.47.4.2 nathanw #define MIPS1_PARITY_ZERO 0x00040000
171 1.47.4.2 nathanw #define MIPS1_SWAP_CACHES 0x00020000
172 1.47.4.2 nathanw #define MIPS1_ISOL_CACHES 0x00010000
173 1.47.4.2 nathanw
174 1.47.4.2 nathanw #define MIPS1_SR_KU_OLD 0x00000020 /* 2nd stacked KU/IE*/
175 1.47.4.2 nathanw #define MIPS1_SR_INT_ENA_OLD 0x00000010 /* 2nd stacked KU/IE*/
176 1.47.4.2 nathanw #define MIPS1_SR_KU_PREV 0x00000008 /* 1st stacked KU/IE*/
177 1.47.4.2 nathanw #define MIPS1_SR_INT_ENA_PREV 0x00000004 /* 1st stacked KU/IE*/
178 1.47.4.2 nathanw #define MIPS1_SR_KU_CUR 0x00000002 /* current KU */
179 1.47.4.2 nathanw
180 1.47.4.2 nathanw /* backwards compatibility */
181 1.47.4.2 nathanw #define MIPS_SR_PARITY_ERR MIPS1_PARITY_ERR
182 1.47.4.2 nathanw #define MIPS_SR_CACHE_MISS MIPS1_CACHE_MISS
183 1.47.4.2 nathanw #define MIPS_SR_PARITY_ZERO MIPS1_PARITY_ZERO
184 1.47.4.2 nathanw #define MIPS_SR_SWAP_CACHES MIPS1_SWAP_CACHES
185 1.47.4.2 nathanw #define MIPS_SR_ISOL_CACHES MIPS1_ISOL_CACHES
186 1.47.4.2 nathanw
187 1.47.4.2 nathanw #define MIPS_SR_KU_OLD MIPS1_SR_KU_OLD
188 1.47.4.2 nathanw #define MIPS_SR_INT_ENA_OLD MIPS1_SR_INT_ENA_OLD
189 1.47.4.2 nathanw #define MIPS_SR_KU_PREV MIPS1_SR_KU_PREV
190 1.47.4.2 nathanw #define MIPS_SR_KU_CUR MIPS1_SR_KU_CUR
191 1.47.4.2 nathanw #define MIPS_SR_INT_ENA_PREV MIPS1_SR_INT_ENA_PREV
192 1.47.4.2 nathanw
193 1.47.4.2 nathanw /*
194 1.47.4.2 nathanw * R4000 status register bit definitons,
195 1.47.4.2 nathanw * where different from r2000/r3000.
196 1.47.4.2 nathanw */
197 1.47.4.2 nathanw #define MIPS3_SR_XX 0x80000000
198 1.47.4.2 nathanw #define MIPS3_SR_RP 0x08000000
199 1.47.4.2 nathanw #define MIPS3_SR_FR_32 0x04000000
200 1.47.4.2 nathanw #define MIPS3_SR_RE 0x02000000
201 1.47.4.2 nathanw
202 1.47.4.2 nathanw #define MIPS3_SR_DIAG_DL 0x01000000 /* QED 52xx */
203 1.47.4.2 nathanw #define MIPS3_SR_DIAG_IL 0x00800000 /* QED 52xx */
204 1.47.4.2 nathanw #define MIPS3_SR_DIAG_BEV 0x00400000
205 1.47.4.2 nathanw #define MIPS3_SR_SOFT_RESET 0x00100000
206 1.47.4.2 nathanw #define MIPS3_SR_DIAG_CH 0x00040000
207 1.47.4.2 nathanw #define MIPS3_SR_DIAG_CE 0x00020000
208 1.47.4.2 nathanw #define MIPS3_SR_DIAG_PE 0x00010000
209 1.47.4.2 nathanw #define MIPS3_SR_KX 0x00000080
210 1.47.4.2 nathanw #define MIPS3_SR_SX 0x00000040
211 1.47.4.2 nathanw #define MIPS3_SR_UX 0x00000020
212 1.47.4.2 nathanw #define MIPS3_SR_KSU_MASK 0x00000018
213 1.47.4.2 nathanw #define MIPS3_SR_KSU_USER 0x00000010
214 1.47.4.2 nathanw #define MIPS3_SR_KSU_SUPER 0x00000008
215 1.47.4.2 nathanw #define MIPS3_SR_KSU_KERNEL 0x00000000
216 1.47.4.2 nathanw #define MIPS3_SR_ERL 0x00000004
217 1.47.4.2 nathanw #define MIPS3_SR_EXL 0x00000002
218 1.47.4.2 nathanw
219 1.47.4.2 nathanw #define MIPS_SR_SOFT_RESET MIPS3_SR_SOFT_RESET
220 1.47.4.2 nathanw #define MIPS_SR_DIAG_CH MIPS3_SR_DIAG_CH
221 1.47.4.2 nathanw #define MIPS_SR_DIAG_CE MIPS3_SR_DIAG_CE
222 1.47.4.2 nathanw #define MIPS_SR_DIAG_PE MIPS3_SR_DIAG_PE
223 1.47.4.2 nathanw #define MIPS_SR_KX MIPS3_SR_KX
224 1.47.4.2 nathanw #define MIPS_SR_SX MIPS3_SR_SX
225 1.47.4.2 nathanw #define MIPS_SR_UX MIPS3_SR_UX
226 1.47.4.2 nathanw
227 1.47.4.2 nathanw #define MIPS_SR_KSU_MASK MIPS3_SR_KSU_MASK
228 1.47.4.2 nathanw #define MIPS_SR_KSU_USER MIPS3_SR_KSU_USER
229 1.47.4.2 nathanw #define MIPS_SR_KSU_SUPER MIPS3_SR_KSU_SUPER
230 1.47.4.2 nathanw #define MIPS_SR_KSU_KERNEL MIPS3_SR_KSU_KERNEL
231 1.47.4.2 nathanw #define MIPS_SR_ERL MIPS3_SR_ERL
232 1.47.4.2 nathanw #define MIPS_SR_EXL MIPS3_SR_EXL
233 1.47.4.2 nathanw
234 1.47.4.2 nathanw
235 1.47.4.2 nathanw /*
236 1.47.4.2 nathanw * The interrupt masks.
237 1.47.4.2 nathanw * If a bit in the mask is 1 then the interrupt is enabled (or pending).
238 1.47.4.2 nathanw */
239 1.47.4.2 nathanw #define MIPS_INT_MASK 0xff00
240 1.47.4.2 nathanw #define MIPS_INT_MASK_5 0x8000
241 1.47.4.2 nathanw #define MIPS_INT_MASK_4 0x4000
242 1.47.4.2 nathanw #define MIPS_INT_MASK_3 0x2000
243 1.47.4.2 nathanw #define MIPS_INT_MASK_2 0x1000
244 1.47.4.2 nathanw #define MIPS_INT_MASK_1 0x0800
245 1.47.4.2 nathanw #define MIPS_INT_MASK_0 0x0400
246 1.47.4.2 nathanw #define MIPS_HARD_INT_MASK 0xfc00
247 1.47.4.2 nathanw #define MIPS_SOFT_INT_MASK_1 0x0200
248 1.47.4.2 nathanw #define MIPS_SOFT_INT_MASK_0 0x0100
249 1.47.4.2 nathanw
250 1.47.4.2 nathanw /*
251 1.47.4.2 nathanw * mips3 CPUs have on-chip timer at INT_MASK_5. Each platform can
252 1.47.4.2 nathanw * choose to enable this interrupt.
253 1.47.4.2 nathanw */
254 1.47.4.2 nathanw #if defined(MIPS3_ENABLE_CLOCK_INTR)
255 1.47.4.2 nathanw #define MIPS3_INT_MASK MIPS_INT_MASK
256 1.47.4.2 nathanw #define MIPS3_HARD_INT_MASK MIPS_HARD_INT_MASK
257 1.47.4.2 nathanw #else
258 1.47.4.2 nathanw #define MIPS3_INT_MASK (MIPS_INT_MASK & ~MIPS_INT_MASK_5)
259 1.47.4.2 nathanw #define MIPS3_HARD_INT_MASK (MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
260 1.47.4.2 nathanw #endif
261 1.47.4.2 nathanw
262 1.47.4.2 nathanw /*
263 1.47.4.2 nathanw * The bits in the context register.
264 1.47.4.2 nathanw */
265 1.47.4.2 nathanw #define MIPS1_CNTXT_PTE_BASE 0xFFE00000
266 1.47.4.2 nathanw #define MIPS1_CNTXT_BAD_VPN 0x001FFFFC
267 1.47.4.2 nathanw
268 1.47.4.2 nathanw #define MIPS3_CNTXT_PTE_BASE 0xFF800000
269 1.47.4.2 nathanw #define MIPS3_CNTXT_BAD_VPN2 0x007FFFF0
270 1.47.4.2 nathanw
271 1.47.4.2 nathanw /*
272 1.47.4.2 nathanw * The bits in the MIPS3 config register.
273 1.47.4.2 nathanw *
274 1.47.4.2 nathanw * bit 0..5: R/W, Bit 6..31: R/O
275 1.47.4.2 nathanw */
276 1.47.4.2 nathanw
277 1.47.4.2 nathanw /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
278 1.47.4.2 nathanw #define MIPS3_CONFIG_K0_MASK 0x00000007
279 1.47.4.2 nathanw
280 1.47.4.2 nathanw /*
281 1.47.4.2 nathanw * R/W Update on Store Conditional
282 1.47.4.2 nathanw * 0: Store Conditional uses coherency algorithm specified by TLB
283 1.47.4.2 nathanw * 1: Store Conditional uses cacheable coherent update on write
284 1.47.4.2 nathanw */
285 1.47.4.2 nathanw #define MIPS3_CONFIG_CU 0x00000008
286 1.47.4.2 nathanw
287 1.47.4.2 nathanw #define MIPS3_CONFIG_DB 0x00000010 /* Primary D-cache line size */
288 1.47.4.2 nathanw #define MIPS3_CONFIG_IB 0x00000020 /* Primary I-cache line size */
289 1.47.4.2 nathanw #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
290 1.47.4.2 nathanw (((config) & (bit)) ? 32 : 16)
291 1.47.4.2 nathanw
292 1.47.4.2 nathanw #define MIPS3_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
293 1.47.4.2 nathanw #define MIPS3_CONFIG_DC_SHIFT 6
294 1.47.4.2 nathanw #define MIPS3_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
295 1.47.4.2 nathanw #define MIPS3_CONFIG_IC_SHIFT 9
296 1.47.4.2 nathanw #define MIPS3_CONFIG_C_DEFBASE 0x1000 /* default base 2^12 */
297 1.47.4.2 nathanw #ifdef MIPS3_4100 /* VR4100 core */
298 1.47.4.2 nathanw /* XXXCDC: THIS MIPS3_4100 SPECIAL CASE SHOULD GO AWAY */
299 1.47.4.2 nathanw #define MIPS3_CONFIG_CS 0x00001000 /* cache size mode indication*/
300 1.47.4.2 nathanw #define MIPS3_CONFIG_CACHE_SIZE(config, mask, dummy, shift) \
301 1.47.4.2 nathanw ((((config)&MIPS3_CONFIG_CS)?0x400:0x1000) << (((config) & (mask)) >> (shift)))
302 1.47.4.2 nathanw #else
303 1.47.4.2 nathanw #define MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
304 1.47.4.2 nathanw ((base) << (((config) & (mask)) >> (shift)))
305 1.47.4.2 nathanw #endif
306 1.47.4.2 nathanw
307 1.47.4.2 nathanw /* Block ordering: 0: sequential, 1: sub-block */
308 1.47.4.2 nathanw #define MIPS3_CONFIG_EB 0x00002000
309 1.47.4.2 nathanw
310 1.47.4.2 nathanw /* ECC mode - 0: ECC mode, 1: parity mode */
311 1.47.4.2 nathanw #define MIPS3_CONFIG_EM 0x00004000
312 1.47.4.2 nathanw
313 1.47.4.2 nathanw /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
314 1.47.4.2 nathanw #define MIPS3_CONFIG_BE 0x00008000
315 1.47.4.2 nathanw
316 1.47.4.2 nathanw /* Dirty Shared coherency state - 0: enabled, 1: disabled */
317 1.47.4.2 nathanw #define MIPS3_CONFIG_SM 0x00010000
318 1.47.4.2 nathanw
319 1.47.4.2 nathanw /* Secondary Cache - 0: present, 1: not present */
320 1.47.4.2 nathanw #define MIPS3_CONFIG_SC 0x00020000
321 1.47.4.2 nathanw
322 1.47.4.2 nathanw /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
323 1.47.4.2 nathanw #define MIPS3_CONFIG_EW_MASK 0x000c0000
324 1.47.4.2 nathanw #define MIPS3_CONFIG_EW_SHIFT 18
325 1.47.4.2 nathanw
326 1.47.4.2 nathanw /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
327 1.47.4.2 nathanw #define MIPS3_CONFIG_SW 0x00100000
328 1.47.4.2 nathanw
329 1.47.4.2 nathanw /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
330 1.47.4.2 nathanw #define MIPS3_CONFIG_SS 0x00200000
331 1.47.4.2 nathanw
332 1.47.4.2 nathanw /* Secondary Cache line size */
333 1.47.4.2 nathanw #define MIPS3_CONFIG_SB_MASK 0x00c00000
334 1.47.4.2 nathanw #define MIPS3_CONFIG_SB_SHIFT 22
335 1.47.4.2 nathanw #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
336 1.47.4.2 nathanw (0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
337 1.47.4.2 nathanw
338 1.47.4.2 nathanw /* Write back data rate */
339 1.47.4.2 nathanw #define MIPS3_CONFIG_EP_MASK 0x0f000000
340 1.47.4.2 nathanw #define MIPS3_CONFIG_EP_SHIFT 24
341 1.47.4.2 nathanw
342 1.47.4.2 nathanw /* System clock ratio - this value is CPU dependent */
343 1.47.4.2 nathanw #define MIPS3_CONFIG_EC_MASK 0x70000000
344 1.47.4.2 nathanw #define MIPS3_CONFIG_EC_SHIFT 28
345 1.47.4.2 nathanw
346 1.47.4.2 nathanw /* Master-Checker Mode - 1: enabled */
347 1.47.4.2 nathanw #define MIPS3_CONFIG_CM 0x80000000
348 1.47.4.2 nathanw
349 1.47.4.2 nathanw /*
350 1.47.4.2 nathanw * Location of exception vectors.
351 1.47.4.2 nathanw *
352 1.47.4.2 nathanw * Common vectors: reset and UTLB miss.
353 1.47.4.2 nathanw */
354 1.47.4.2 nathanw #define MIPS_RESET_EXC_VEC 0xBFC00000
355 1.47.4.2 nathanw #define MIPS_UTLB_MISS_EXC_VEC 0x80000000
356 1.47.4.2 nathanw
357 1.47.4.2 nathanw /*
358 1.47.4.2 nathanw * R3000 general exception vector (everything else)
359 1.47.4.2 nathanw */
360 1.47.4.2 nathanw #define MIPS1_GEN_EXC_VEC 0x80000080
361 1.47.4.2 nathanw
362 1.47.4.2 nathanw /*
363 1.47.4.2 nathanw * R4000 MIPS-III exception vectors
364 1.47.4.2 nathanw */
365 1.47.4.2 nathanw #define MIPS3_XTLB_MISS_EXC_VEC 0x80000080
366 1.47.4.2 nathanw #define MIPS3_CACHE_ERR_EXC_VEC 0x80000100
367 1.47.4.2 nathanw #define MIPS3_GEN_EXC_VEC 0x80000180
368 1.47.4.2 nathanw
369 1.47.4.2 nathanw /*
370 1.47.4.2 nathanw * Coprocessor 0 registers:
371 1.47.4.2 nathanw *
372 1.47.4.2 nathanw * v--- width for mips I,III,32,64
373 1.47.4.2 nathanw * (3=32bit, 6=64bit, i=impl dep)
374 1.47.4.2 nathanw * 0 MIPS_COP_0_TLB_INDEX 3333 TLB Index.
375 1.47.4.2 nathanw * 1 MIPS_COP_0_TLB_RANDOM 3333 TLB Random.
376 1.47.4.2 nathanw * 2 MIPS_COP_0_TLB_LOW 3... r3k TLB entry low.
377 1.47.4.2 nathanw * 2 MIPS_COP_0_TLB_LO0 .636 r4k TLB entry low.
378 1.47.4.2 nathanw * 3 MIPS_COP_0_TLB_LO1 .636 r4k TLB entry low, extended.
379 1.47.4.2 nathanw * 4 MIPS_COP_0_TLB_CONTEXT 3636 TLB Context.
380 1.47.4.2 nathanw * 5 MIPS_COP_0_TLB_PG_MASK .333 TLB Page Mask register.
381 1.47.4.2 nathanw * 6 MIPS_COP_0_TLB_WIRED .333 Wired TLB number.
382 1.47.4.2 nathanw * 8 MIPS_COP_0_BAD_VADDR 3636 Bad virtual address.
383 1.47.4.2 nathanw * 9 MIPS_COP_0_COUNT .333 Count register.
384 1.47.4.2 nathanw * 10 MIPS_COP_0_TLB_HI 3636 TLB entry high.
385 1.47.4.2 nathanw * 11 MIPS_COP_0_COMPARE .333 Compare (against Count).
386 1.47.4.2 nathanw * 12 MIPS_COP_0_STATUS 3333 Status register.
387 1.47.4.2 nathanw * 13 MIPS_COP_0_CAUSE 3333 Exception cause register.
388 1.47.4.2 nathanw * 14 MIPS_COP_0_EXC_PC 3636 Exception PC.
389 1.47.4.2 nathanw * 15 MIPS_COP_0_PRID 3333 Processor revision identifier.
390 1.47.4.2 nathanw * 16 MIPS_COP_0_CONFIG 3333 Configuration register.
391 1.47.4.2 nathanw * 16/1 MIPS_COP_0_CONFIG1 ..33 Configuration register 1.
392 1.47.4.2 nathanw * 16/2 MIPS_COP_0_CONFIG2 ..33 Configuration register 2.
393 1.47.4.2 nathanw * 16/3 MIPS_COP_0_CONFIG3 ..33 Configuration register 3.
394 1.47.4.2 nathanw * 17 MIPS_COP_0_LLADDR .336 Load Linked Address.
395 1.47.4.2 nathanw * 18 MIPS_COP_0_WATCH_LO .336 WatchLo register.
396 1.47.4.2 nathanw * 19 MIPS_COP_0_WATCH_HI .333 WatchHi register.
397 1.47.4.2 nathanw * 20 MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
398 1.47.4.2 nathanw * 23 MIPS_COP_0_DEBUG .... Debug JTAG register.
399 1.47.4.2 nathanw * 24 MIPS_COP_0_DEPC .... DEPC JTAG register.
400 1.47.4.2 nathanw * 25 MIPS_COP_0_PERFCNT ..36 Performance Counter register.
401 1.47.4.2 nathanw * 26 MIPS_COP_0_ECC .3ii ECC / Error Control register.
402 1.47.4.2 nathanw * 27 MIPS_COP_0_CACHE_ERR .3ii Cache Error register.
403 1.47.4.2 nathanw * 28/0 MIPS_COP_0_TAG_LO .3ii Cache TagLo register (instr).
404 1.47.4.2 nathanw * 28/1 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (instr).
405 1.47.4.2 nathanw * 28/2 MIPS_COP_0_TAG_LO ..ii Cache TagLo register (data).
406 1.47.4.2 nathanw * 28/3 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (data).
407 1.47.4.2 nathanw * 29/0 MIPS_COP_0_TAG_HI .3ii Cache TagHi register (instr).
408 1.47.4.2 nathanw * 29/1 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (instr).
409 1.47.4.2 nathanw * 29/2 MIPS_COP_0_TAG_HI ..ii Cache TagHi register (data).
410 1.47.4.2 nathanw * 29/3 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (data).
411 1.47.4.2 nathanw * 30 MIPS_COP_0_ERROR_PC .636 Error EPC register.
412 1.47.4.2 nathanw * 31 MIPS_COP_0_DESAVE .... DESAVE JTAG register.
413 1.47.4.2 nathanw */
414 1.47.4.2 nathanw #define MIPS_COP_0_TLB_INDEX $0
415 1.47.4.2 nathanw #define MIPS_COP_0_TLB_RANDOM $1
416 1.47.4.2 nathanw /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
417 1.47.4.2 nathanw
418 1.47.4.2 nathanw #define MIPS_COP_0_TLB_CONTEXT $4
419 1.47.4.2 nathanw /* $5 and $6 new with MIPS-III */
420 1.47.4.2 nathanw #define MIPS_COP_0_BAD_VADDR $8
421 1.47.4.2 nathanw #define MIPS_COP_0_TLB_HI $10
422 1.47.4.2 nathanw #define MIPS_COP_0_STATUS_REG $12
423 1.47.4.2 nathanw #define MIPS_COP_0_CAUSE_REG $13
424 1.47.4.2 nathanw #define MIPS_COP_0_STATUS $12
425 1.47.4.2 nathanw #define MIPS_COP_0_CAUSE $13
426 1.47.4.2 nathanw #define MIPS_COP_0_EXC_PC $14
427 1.47.4.2 nathanw #define MIPS_COP_0_PRID $15
428 1.47.4.2 nathanw
429 1.47.4.2 nathanw
430 1.47.4.2 nathanw /* MIPS-I */
431 1.47.4.2 nathanw #define MIPS_COP_0_TLB_LOW $2
432 1.47.4.2 nathanw
433 1.47.4.2 nathanw /* MIPS-III */
434 1.47.4.2 nathanw #define MIPS_COP_0_TLB_LO0 $2
435 1.47.4.2 nathanw #define MIPS_COP_0_TLB_LO1 $3
436 1.47.4.2 nathanw
437 1.47.4.2 nathanw #define MIPS_COP_0_TLB_PG_MASK $5
438 1.47.4.2 nathanw #define MIPS_COP_0_TLB_WIRED $6
439 1.47.4.2 nathanw
440 1.47.4.2 nathanw #define MIPS_COP_0_COUNT $9
441 1.47.4.2 nathanw #define MIPS_COP_0_COMPARE $11
442 1.47.4.2 nathanw
443 1.47.4.2 nathanw #define MIPS_COP_0_CONFIG $16
444 1.47.4.2 nathanw #define MIPS_COP_0_LLADDR $17
445 1.47.4.2 nathanw #define MIPS_COP_0_WATCH_LO $18
446 1.47.4.2 nathanw #define MIPS_COP_0_WATCH_HI $19
447 1.47.4.2 nathanw #define MIPS_COP_0_TLB_XCONTEXT $20
448 1.47.4.2 nathanw #define MIPS_COP_0_ECC $26
449 1.47.4.2 nathanw #define MIPS_COP_0_CACHE_ERR $27
450 1.47.4.2 nathanw #define MIPS_COP_0_TAG_LO $28
451 1.47.4.2 nathanw #define MIPS_COP_0_TAG_HI $29
452 1.47.4.2 nathanw #define MIPS_COP_0_ERROR_PC $30
453 1.47.4.2 nathanw
454 1.47.4.2 nathanw /* MIPS32/64 */
455 1.47.4.2 nathanw #define MIPS_COP_0_DEBUG $23
456 1.47.4.2 nathanw #define MIPS_COP_0_DEPC $24
457 1.47.4.2 nathanw #define MIPS_COP_0_PERFCNT $25
458 1.47.4.2 nathanw #define MIPS_COP_0_DATA_LO $28
459 1.47.4.2 nathanw #define MIPS_COP_0_DATA_HI $29
460 1.47.4.2 nathanw #define MIPS_COP_0_DESAVE $31
461 1.47.4.2 nathanw
462 1.47.4.2 nathanw /*
463 1.47.4.2 nathanw * Values for the code field in a break instruction.
464 1.47.4.2 nathanw */
465 1.47.4.2 nathanw #define MIPS_BREAK_INSTR 0x0000000d
466 1.47.4.2 nathanw #define MIPS_BREAK_VAL_MASK 0x03ff0000
467 1.47.4.2 nathanw #define MIPS_BREAK_VAL_SHIFT 16
468 1.47.4.2 nathanw #define MIPS_BREAK_KDB_VAL 512
469 1.47.4.2 nathanw #define MIPS_BREAK_SSTEP_VAL 513
470 1.47.4.2 nathanw #define MIPS_BREAK_BRKPT_VAL 514
471 1.47.4.2 nathanw #define MIPS_BREAK_SOVER_VAL 515
472 1.47.4.2 nathanw #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
473 1.47.4.2 nathanw (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
474 1.47.4.2 nathanw #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
475 1.47.4.2 nathanw (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
476 1.47.4.2 nathanw #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
477 1.47.4.2 nathanw (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
478 1.47.4.2 nathanw #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
479 1.47.4.2 nathanw (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
480 1.47.4.2 nathanw
481 1.47.4.2 nathanw /*
482 1.47.4.2 nathanw * Mininum and maximum cache sizes.
483 1.47.4.2 nathanw */
484 1.47.4.2 nathanw #define MIPS_MIN_CACHE_SIZE (16 * 1024)
485 1.47.4.2 nathanw #define MIPS_MAX_CACHE_SIZE (256 * 1024)
486 1.47.4.2 nathanw #define MIPS3_MAX_PCACHE_SIZE (32 * 1024) /* max. primary cache size */
487 1.47.4.2 nathanw
488 1.47.4.2 nathanw /*
489 1.47.4.2 nathanw * The floating point version and status registers.
490 1.47.4.2 nathanw */
491 1.47.4.2 nathanw #define MIPS_FPU_ID $0
492 1.47.4.2 nathanw #define MIPS_FPU_CSR $31
493 1.47.4.2 nathanw
494 1.47.4.2 nathanw /*
495 1.47.4.2 nathanw * The floating point coprocessor status register bits.
496 1.47.4.2 nathanw */
497 1.47.4.2 nathanw #define MIPS_FPU_ROUNDING_BITS 0x00000003
498 1.47.4.2 nathanw #define MIPS_FPU_ROUND_RN 0x00000000
499 1.47.4.2 nathanw #define MIPS_FPU_ROUND_RZ 0x00000001
500 1.47.4.2 nathanw #define MIPS_FPU_ROUND_RP 0x00000002
501 1.47.4.2 nathanw #define MIPS_FPU_ROUND_RM 0x00000003
502 1.47.4.2 nathanw #define MIPS_FPU_STICKY_BITS 0x0000007c
503 1.47.4.2 nathanw #define MIPS_FPU_STICKY_INEXACT 0x00000004
504 1.47.4.2 nathanw #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
505 1.47.4.2 nathanw #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
506 1.47.4.2 nathanw #define MIPS_FPU_STICKY_DIV0 0x00000020
507 1.47.4.2 nathanw #define MIPS_FPU_STICKY_INVALID 0x00000040
508 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_BITS 0x00000f80
509 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_INEXACT 0x00000080
510 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
511 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
512 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_DIV0 0x00000400
513 1.47.4.2 nathanw #define MIPS_FPU_ENABLE_INVALID 0x00000800
514 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
515 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
516 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
517 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
518 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
519 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
520 1.47.4.2 nathanw #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
521 1.47.4.2 nathanw #define MIPS_FPU_COND_BIT 0x00800000
522 1.47.4.2 nathanw #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
523 1.47.4.2 nathanw #define MIPS1_FPC_MBZ_BITS 0xff7c0000
524 1.47.4.2 nathanw #define MIPS3_FPC_MBZ_BITS 0xfe7c0000
525 1.47.4.2 nathanw
526 1.47.4.2 nathanw
527 1.47.4.2 nathanw /*
528 1.47.4.2 nathanw * Constants to determine if have a floating point instruction.
529 1.47.4.2 nathanw */
530 1.47.4.2 nathanw #define MIPS_OPCODE_SHIFT 26
531 1.47.4.2 nathanw #define MIPS_OPCODE_C1 0x11
532 1.47.4.2 nathanw #define MIPS_OPCODE_LWC1 0x31
533 1.47.4.2 nathanw #define MIPS_OPCODE_LDC1 0x35
534 1.47.4.2 nathanw #define MIPS_OPCODE_SWC1 0x39
535 1.47.4.2 nathanw #define MIPS_OPCODE_SDC1 0x3d
536 1.47.4.2 nathanw
537 1.47.4.2 nathanw
538 1.47.4.2 nathanw /*
539 1.47.4.2 nathanw * The low part of the TLB entry.
540 1.47.4.2 nathanw */
541 1.47.4.2 nathanw #define MIPS1_TLB_PFN 0xfffff000
542 1.47.4.2 nathanw #define MIPS1_TLB_NON_CACHEABLE_BIT 0x00000800
543 1.47.4.2 nathanw #define MIPS1_TLB_DIRTY_BIT 0x00000400
544 1.47.4.2 nathanw #define MIPS1_TLB_VALID_BIT 0x00000200
545 1.47.4.2 nathanw #define MIPS1_TLB_GLOBAL_BIT 0x00000100
546 1.47.4.2 nathanw
547 1.47.4.2 nathanw #define MIPS3_TLB_PFN 0x3fffffc0
548 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_MASK 0x00000038
549 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_SHIFT 3
550 1.47.4.2 nathanw #define MIPS3_TLB_DIRTY_BIT 0x00000004
551 1.47.4.2 nathanw #define MIPS3_TLB_VALID_BIT 0x00000002
552 1.47.4.2 nathanw #define MIPS3_TLB_GLOBAL_BIT 0x00000001
553 1.47.4.2 nathanw
554 1.47.4.2 nathanw /* XXX XXX XXX */
555 1.47.4.2 nathanw #define MIPS1_TLB_PHYS_PAGE_SHIFT 12
556 1.47.4.2 nathanw #define MIPS3_TLB_PHYS_PAGE_SHIFT 6
557 1.47.4.2 nathanw #define MIPS1_TLB_PF_NUM MIPS1_TLB_PFN
558 1.47.4.2 nathanw #define MIPS3_TLB_PF_NUM MIPS3_TLB_PFN
559 1.47.4.2 nathanw #define MIPS1_TLB_MOD_BIT MIPS1_TLB_DIRTY_BIT
560 1.47.4.2 nathanw #define MIPS3_TLB_MOD_BIT MIPS3_TLB_DIRTY_BIT
561 1.47.4.2 nathanw /* XXX XXX XXX */
562 1.47.4.2 nathanw
563 1.47.4.2 nathanw /*
564 1.47.4.2 nathanw * MIPS3_TLB_ATTR values - coherency algorithm:
565 1.47.4.2 nathanw * 0: cacheable, noncoherent, write-through, no write allocate
566 1.47.4.2 nathanw * 1: cacheable, noncoherent, write-through, write allocate
567 1.47.4.2 nathanw * 2: uncached
568 1.47.4.2 nathanw * 3: cacheable, noncoherent, write-back (noncoherent)
569 1.47.4.2 nathanw * 4: cacheable, coherent, write-back, exclusive (exclusive)
570 1.47.4.2 nathanw * 5: cacheable, coherent, write-back, exclusive on write (sharable)
571 1.47.4.2 nathanw * 6: cacheable, coherent, write-back, update on write (update)
572 1.47.4.2 nathanw * 7: uncached, accelerated (gather STORE operations)
573 1.47.4.2 nathanw */
574 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WT 0 /* IDT */
575 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
576 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_UNCACHED 2 /* R4000/R4400, IDT */
577 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WB_NONCOHERENT 3 /* R4000/R4400, IDT */
578 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WB_EXCLUSIVE 4 /* R4000/R4400 */
579 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WB_SHARABLE 5 /* R4000/R4400 */
580 1.47.4.2 nathanw #define MIPS3_TLB_ATTR_WB_UPDATE 6 /* R4000/R4400 */
581 1.47.4.2 nathanw #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
582 1.47.4.2 nathanw
583 1.47.4.2 nathanw
584 1.47.4.2 nathanw /*
585 1.47.4.2 nathanw * The high part of the TLB entry.
586 1.47.4.2 nathanw */
587 1.47.4.2 nathanw #define MIPS1_TLB_VPN 0xfffff000
588 1.47.4.2 nathanw #define MIPS1_TLB_PID 0x00000fc0
589 1.47.4.2 nathanw #define MIPS1_TLB_PID_SHIFT 6
590 1.47.4.2 nathanw
591 1.47.4.2 nathanw #define MIPS3_TLB_VPN2 0xffffe000
592 1.47.4.2 nathanw #define MIPS3_TLB_ASID 0x000000ff
593 1.47.4.2 nathanw
594 1.47.4.2 nathanw /* XXX XXX XXX */
595 1.47.4.2 nathanw #define MIPS1_TLB_VIRT_PAGE_NUM MIPS1_TLB_VPN
596 1.47.4.2 nathanw #define MIPS3_TLB_VIRT_PAGE_NUM MIPS3_TLB_VPN2
597 1.47.4.2 nathanw #define MIPS3_TLB_PID MIPS3_TLB_ASID
598 1.47.4.2 nathanw #define MIPS_TLB_VIRT_PAGE_SHIFT 12
599 1.47.4.2 nathanw /* XXX XXX XXX */
600 1.47.4.2 nathanw
601 1.47.4.2 nathanw /*
602 1.47.4.2 nathanw * r3000: shift count to put the index in the right spot.
603 1.47.4.2 nathanw */
604 1.47.4.2 nathanw #define MIPS1_TLB_INDEX_SHIFT 8
605 1.47.4.2 nathanw
606 1.47.4.2 nathanw /*
607 1.47.4.2 nathanw * The number of TLB entries and the first one that write random hits.
608 1.47.4.2 nathanw */
609 1.47.4.2 nathanw #define MIPS1_TLB_NUM_TLB_ENTRIES 64
610 1.47.4.2 nathanw #define MIPS1_TLB_FIRST_RAND_ENTRY 8
611 1.47.4.2 nathanw
612 1.47.4.2 nathanw #define MIPS3_TLB_NUM_TLB_ENTRIES 48
613 1.47.4.2 nathanw #define MIPS_R4300_TLB_NUM_TLB_ENTRIES 32
614 1.47.4.2 nathanw #define MIPS3_TLB_WIRED_UPAGES 1
615 1.47.4.2 nathanw
616 1.47.4.2 nathanw
617 1.47.4.2 nathanw /*
618 1.47.4.2 nathanw * The number of process id entries.
619 1.47.4.2 nathanw */
620 1.47.4.2 nathanw #define MIPS1_TLB_NUM_PIDS 64
621 1.47.4.2 nathanw #define MIPS3_TLB_NUM_ASIDS 256
622 1.47.4.2 nathanw
623 1.47.4.2 nathanw /*
624 1.47.4.2 nathanw * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
625 1.47.4.2 nathanw */
626 1.47.4.2 nathanw
627 1.47.4.2 nathanw #if !defined(MIPS3) && defined(MIPS1)
628 1.47.4.2 nathanw #define MIPS_TLB_PID_SHIFT MIPS1_TLB_PID_SHIFT
629 1.47.4.2 nathanw #define MIPS_TLB_NUM_PIDS MIPS1_TLB_NUM_PIDS
630 1.47.4.2 nathanw #endif
631 1.47.4.2 nathanw
632 1.47.4.2 nathanw #if defined(MIPS3) && !defined(MIPS1)
633 1.47.4.2 nathanw #define MIPS_TLB_PID_SHIFT 0
634 1.47.4.2 nathanw #define MIPS_TLB_NUM_PIDS MIPS3_TLB_NUM_ASIDS
635 1.47.4.2 nathanw #endif
636 1.47.4.2 nathanw
637 1.47.4.2 nathanw
638 1.47.4.2 nathanw #if defined(MIPS1) && defined(MIPS3)
639 1.47.4.2 nathanw #define MIPS_TLB_PID_SHIFT \
640 1.47.4.2 nathanw ((CPUISMIPS3)? 0 : MIPS1_TLB_PID_SHIFT)
641 1.47.4.2 nathanw
642 1.47.4.2 nathanw #define MIPS_TLB_NUM_PIDS \
643 1.47.4.2 nathanw ((CPUISMIPS3)? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
644 1.47.4.2 nathanw
645 1.47.4.2 nathanw #endif
646 1.47.4.2 nathanw
647 1.47.4.2 nathanw /*
648 1.47.4.2 nathanw * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
649 1.47.4.2 nathanw */
650 1.47.4.2 nathanw #define MIPS_R2000 0x01 /* MIPS R2000 ISA I */
651 1.47.4.2 nathanw #define MIPS_R3000 0x02 /* MIPS R3000 ISA I */
652 1.47.4.2 nathanw #define MIPS_R6000 0x03 /* MIPS R6000 ISA II */
653 1.47.4.2 nathanw #define MIPS_R4000 0x04 /* MIPS R4000/R4400 ISA III */
654 1.47.4.2 nathanw #define MIPS_R3LSI 0x05 /* LSI Logic R3000 derivative ISA I */
655 1.47.4.2 nathanw #define MIPS_R6000A 0x06 /* MIPS R6000A ISA II */
656 1.47.4.2 nathanw #define MIPS_R3IDT 0x07 /* IDT R3041 or RC36100 ISA I */
657 1.47.4.2 nathanw #define MIPS_R10000 0x09 /* MIPS R10000 ISA IV */
658 1.47.4.2 nathanw #define MIPS_R4200 0x0a /* NEC VR4200 ISA III */
659 1.47.4.2 nathanw #define MIPS_R4300 0x0b /* NEC VR4300 ISA III */
660 1.47.4.2 nathanw #define MIPS_R4100 0x0c /* NEC VR4100 ISA III */
661 1.47.4.2 nathanw #define MIPS_R12000 0x0e /* MIPS R12000 ISA IV */
662 1.47.4.2 nathanw #define MIPS_R14000 0x0f /* MIPS R14000 ISA IV */
663 1.47.4.2 nathanw #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
664 1.47.4.2 nathanw #define MIPS_RC32300 0x18 /* IDT RC32334,332,355 ISA 32 */
665 1.47.4.2 nathanw #define MIPS_R4600 0x20 /* QED R4600 Orion ISA III */
666 1.47.4.2 nathanw #define MIPS_R4700 0x21 /* QED R4700 Orion ISA III */
667 1.47.4.2 nathanw #define MIPS_R3SONY 0x21 /* Sony R3000 based ISA I */
668 1.47.4.2 nathanw #define MIPS_R4650 0x22 /* QED R4650 ISA III */
669 1.47.4.2 nathanw #define MIPS_TX3900 0x22 /* Toshiba TX39 family ISA I */
670 1.47.4.2 nathanw #define MIPS_R5000 0x23 /* MIPS R5000 ISA IV */
671 1.47.4.2 nathanw #define MIPS_R3NKK 0x23 /* NKK R3000 based ISA I */
672 1.47.4.2 nathanw #define MIPS_RC32364 0x26 /* IDT RC32364 ISA 32 */
673 1.47.4.2 nathanw #define MIPS_RM7000 0x27 /* QED RM7000 ISA IV */
674 1.47.4.2 nathanw #define MIPS_RM5200 0x28 /* QED RM5200s ISA IV */
675 1.47.4.2 nathanw #define MIPS_TX4900 0x2d /* Toshiba TX49 family ISA III */
676 1.47.4.2 nathanw #define MIPS_R5900 0x2e /* Toshiba R5900 (EECore) ISA --- */
677 1.47.4.2 nathanw #define MIPS_RC64470 0x30 /* IDT RC64474/RC64475 ISA III */
678 1.47.4.2 nathanw #define MIPS_R5400 0x54 /* NEC VR5400 ISA IV */
679 1.47.4.2 nathanw
680 1.47.4.2 nathanw /*
681 1.47.4.2 nathanw * CPU processor revision IDs for company ID == 1 (MIPS)
682 1.47.4.2 nathanw */
683 1.47.4.2 nathanw #define MIPS_4Kc 0x80 /* MIPS 4Kc ISA 32 */
684 1.47.4.2 nathanw #define MIPS_5Kc 0x81 /* MIPS 5Kc ISA 64 */
685 1.47.4.2 nathanw #define MIPS_4KEc 0x84 /* MIPS 4KEc ISA 32 */
686 1.47.4.2 nathanw #define MIPS_4KSc 0x86 /* MIPS 4KSc ISA 32 */
687 1.47.4.2 nathanw
688 1.47.4.2 nathanw /*
689 1.47.4.2 nathanw * CPU processor revision IDs for company ID == 3 (Alchemy)
690 1.47.4.2 nathanw */
691 1.47.4.2 nathanw #define MIPS_AU1000 0x01 /* Alchemy Au1000 ISA 32 */
692 1.47.4.2 nathanw
693 1.47.4.2 nathanw /*
694 1.47.4.2 nathanw * CPU processor revision IDs for company ID == 4 (SiByte)
695 1.47.4.2 nathanw */
696 1.47.4.2 nathanw #define MIPS_SB1 0x01 /* SiByte SB1 ISA 64 */
697 1.47.4.2 nathanw
698 1.47.4.2 nathanw /*
699 1.47.4.2 nathanw * FPU processor revision ID
700 1.47.4.2 nathanw */
701 1.47.4.2 nathanw #define MIPS_SOFT 0x00 /* Software emulation ISA I */
702 1.47.4.2 nathanw #define MIPS_R2360 0x01 /* MIPS R2360 FPC ISA I */
703 1.47.4.2 nathanw #define MIPS_R2010 0x02 /* MIPS R2010 FPC ISA I */
704 1.47.4.2 nathanw #define MIPS_R3010 0x03 /* MIPS R3010 FPC ISA I */
705 1.47.4.2 nathanw #define MIPS_R6010 0x04 /* MIPS R6010 FPC ISA II */
706 1.47.4.2 nathanw #define MIPS_R4010 0x05 /* MIPS R4010 FPC ISA II */
707 1.47.4.2 nathanw #define MIPS_R31LSI 0x06 /* LSI Logic derivate ISA I */
708 1.47.4.2 nathanw #define MIPS_R3TOSH 0x22 /* Toshiba R3000 based FPU ISA I */
709 1.47.4.2 nathanw
710 1.47.4.2 nathanw #ifdef ENABLE_MIPS_TX3900
711 1.47.4.2 nathanw #include <mips/r3900regs.h>
712 1.47.4.2 nathanw #endif
713 1.47.4.2 nathanw #ifdef MIPS3_5900
714 1.47.4.2 nathanw #include <mips/r5900/cpuregs.h>
715 1.47.4.2 nathanw #endif
716 1.47.4.2 nathanw
717 1.47.4.2 nathanw #endif /* _MIPS_CPUREGS_H_ */
718