Home | History | Annotate | Line # | Download | only in include
cpuregs.h revision 1.50.4.3
      1  1.50.4.3   gehenna /*	$NetBSD: cpuregs.h,v 1.50.4.3 2002/08/31 13:45:19 gehenna Exp $	*/
      2       1.4       cgd 
      3       1.1   deraadt /*
      4       1.2     glass  * Copyright (c) 1992, 1993
      5       1.2     glass  *	The Regents of the University of California.  All rights reserved.
      6       1.1   deraadt  *
      7       1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8       1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9       1.1   deraadt  *
     10       1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11       1.1   deraadt  * modification, are permitted provided that the following conditions
     12       1.1   deraadt  * are met:
     13       1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14       1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15       1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18       1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     19       1.1   deraadt  *    must display the following acknowledgement:
     20       1.1   deraadt  *	This product includes software developed by the University of
     21       1.1   deraadt  *	California, Berkeley and its contributors.
     22       1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     23       1.1   deraadt  *    may be used to endorse or promote products derived from this software
     24       1.1   deraadt  *    without specific prior written permission.
     25       1.1   deraadt  *
     26       1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27       1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28       1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29       1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30       1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31       1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32       1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33       1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34       1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35       1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36       1.1   deraadt  * SUCH DAMAGE.
     37       1.1   deraadt  *
     38      1.22  nisimura  *	@(#)machConst.h 8.1 (Berkeley) 6/10/93
     39       1.1   deraadt  *
     40       1.1   deraadt  * machConst.h --
     41       1.1   deraadt  *
     42       1.1   deraadt  *	Machine dependent constants.
     43       1.1   deraadt  *
     44       1.1   deraadt  *	Copyright (C) 1989 Digital Equipment Corporation.
     45       1.1   deraadt  *	Permission to use, copy, modify, and distribute this software and
     46       1.1   deraadt  *	its documentation for any purpose and without fee is hereby granted,
     47       1.1   deraadt  *	provided that the above copyright notice appears in all copies.
     48       1.1   deraadt  *	Digital Equipment Corporation makes no representations about the
     49       1.1   deraadt  *	suitability of this software for any purpose.  It is provided "as is"
     50       1.1   deraadt  *	without express or implied warranty.
     51       1.1   deraadt  *
     52       1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
     53      1.22  nisimura  *	v 9.2 89/10/21 15:55:22 jhh Exp	 SPRITE (DECWRL)
     54       1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
     55      1.22  nisimura  *	v 1.2 89/08/15 18:28:21 rab Exp	 SPRITE (DECWRL)
     56       1.1   deraadt  * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
     57       1.2     glass  *	v 9.1 89/09/18 17:33:00 shirriff Exp  SPRITE (DECWRL)
     58       1.1   deraadt  */
     59       1.1   deraadt 
     60      1.10  jonathan #ifndef _MIPS_CPUREGS_H_
     61      1.49    simonb #define	_MIPS_CPUREGS_H_
     62       1.1   deraadt 
     63      1.49    simonb #include <sys/cdefs.h>		/* For __CONCAT() */
     64      1.13  jonathan /*
     65      1.13  jonathan  * Address space.
     66      1.13  jonathan  * 32-bit mips CPUS partition their 32-bit address space into four segments:
     67      1.13  jonathan  *
     68      1.13  jonathan  * kuseg   0x00000000 - 0x7fffffff  User virtual mem,  mapped
     69      1.13  jonathan  * kseg0   0x80000000 - 0x9fffffff  Physical memory, cached, unmapped
     70      1.13  jonathan  * kseg1   0xa0000000 - 0xbfffffff  Physical memory, uncached, unmapped
     71      1.13  jonathan  * kseg2   0xc0000000 - 0xffffffff  kernel-virtual,  mapped
     72      1.13  jonathan  *
     73      1.13  jonathan  * mips1 physical memory is limited to 512Mbytes, which is
     74      1.13  jonathan  * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
     75      1.13  jonathan  * Caching of mapped addresses is controlled by bits in the TLB entry.
     76      1.13  jonathan  */
     77      1.13  jonathan 
     78      1.49    simonb #define	MIPS_KUSEG_START		0x0
     79      1.49    simonb #define	MIPS_KSEG0_START		0x80000000
     80      1.49    simonb #define	MIPS_KSEG1_START		0xa0000000
     81      1.49    simonb #define	MIPS_KSEG2_START		0xc0000000
     82      1.49    simonb #define	MIPS_MAX_MEM_ADDR		0xbe000000
     83      1.49    simonb #define	MIPS_RESERVED_ADDR		0xbfc80000
     84      1.49    simonb 
     85      1.49    simonb #define	MIPS_PHYS_MASK			0x1fffffff
     86      1.49    simonb 
     87      1.49    simonb #define	MIPS_KSEG0_TO_PHYS(x)	((unsigned)(x) & MIPS_PHYS_MASK)
     88      1.49    simonb #define	MIPS_PHYS_TO_KSEG0(x)	((unsigned)(x) | MIPS_KSEG0_START)
     89      1.49    simonb #define	MIPS_KSEG1_TO_PHYS(x)	((unsigned)(x) & MIPS_PHYS_MASK)
     90      1.49    simonb #define	MIPS_PHYS_TO_KSEG1(x)	((unsigned)(x) | MIPS_KSEG1_START)
     91      1.13  jonathan 
     92      1.13  jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
     93      1.49    simonb #define	MIPS3_VA_TO_CINDEX(x) \
     94      1.13  jonathan 		((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
     95       1.5  jonathan 
     96      1.49    simonb #define	MIPS_PHYS_TO_XKPHYS(cca,x) \
     97      1.49    simonb 	((0x2ULL << 62) | ((unsigned long long)(cca) << 59) | (x))
     98      1.49    simonb #define	MIPS_XKPHYS_TO_PHYS(x)	((x) & 0x0effffffffffffffULL)
     99      1.49    simonb 
    100      1.47       uch /* CPU dependent mtc0 hazard hook */
    101      1.49    simonb #define	COP0_SYNC	/* nothing */
    102       1.5  jonathan 
    103       1.5  jonathan /*
    104       1.1   deraadt  * The bits in the cause register.
    105       1.1   deraadt  *
    106       1.5  jonathan  * Bits common to r3000 and r4000:
    107       1.5  jonathan  *
    108      1.13  jonathan  *	MIPS_CR_BR_DELAY	Exception happened in branch delay slot.
    109      1.13  jonathan  *	MIPS_CR_COP_ERR		Coprocessor error.
    110      1.13  jonathan  *	MIPS_CR_IP		Interrupt pending bits defined below.
    111       1.5  jonathan  *				(same meaning as in CAUSE register).
    112      1.13  jonathan  *	MIPS_CR_EXC_CODE	The exception type (see exception codes below).
    113       1.5  jonathan  *
    114       1.5  jonathan  * Differences:
    115       1.5  jonathan  *  r3k has 4 bits of execption type, r4k has 5 bits.
    116       1.1   deraadt  */
    117      1.49    simonb #define	MIPS_CR_BR_DELAY	0x80000000
    118      1.49    simonb #define	MIPS_CR_COP_ERR		0x30000000
    119      1.49    simonb #define	MIPS1_CR_EXC_CODE	0x0000003C	/* four bits */
    120      1.49    simonb #define	MIPS3_CR_EXC_CODE	0x0000007C	/* five bits */
    121      1.49    simonb #define	MIPS_CR_IP		0x0000FF00
    122      1.49    simonb #define	MIPS_CR_EXC_CODE_SHIFT	2
    123       1.1   deraadt 
    124       1.1   deraadt /*
    125       1.1   deraadt  * The bits in the status register.  All bits are active when set to 1.
    126       1.1   deraadt  *
    127       1.5  jonathan  *	R3000 status register fields:
    128  1.50.4.1   gehenna  *	MIPS_SR_COP_USABILITY	Control the usability of the four coprocessors.
    129  1.50.4.1   gehenna  *	MIPS_SR_TS		TLB shutdown.
    130       1.5  jonathan  *
    131       1.5  jonathan  *	MIPS_SR_INT_IE		Master (current) interrupt enable bit.
    132       1.5  jonathan  *
    133       1.5  jonathan  * Differences:
    134       1.5  jonathan  *	r3k has cache control is via frobbing SR register bits, whereas the
    135       1.5  jonathan  *	r4k cache control is via explicit instructions.
    136       1.5  jonathan  *	r3k has a 3-entry stack of kernel/user bits, whereas the
    137       1.5  jonathan  *	r4k has kernel/supervisor/user.
    138       1.5  jonathan  */
    139      1.49    simonb #define	MIPS_SR_COP_USABILITY	0xf0000000
    140      1.49    simonb #define	MIPS_SR_COP_0_BIT	0x10000000
    141      1.49    simonb #define	MIPS_SR_COP_1_BIT	0x20000000
    142       1.5  jonathan 
    143       1.5  jonathan 	/* r4k and r3k differences, see below */
    144       1.5  jonathan 
    145  1.50.4.1   gehenna #define	MIPS_SR_MX		0x01000000	/* MIPS64 */
    146  1.50.4.1   gehenna #define	MIPS_SR_PX		0x00800000	/* MIPS64 */
    147  1.50.4.1   gehenna #define	MIPS_SR_BEV		0x00400000	/* Use boot exception vector */
    148  1.50.4.1   gehenna #define	MIPS_SR_TS		0x00200000
    149       1.5  jonathan 
    150       1.5  jonathan 	/* r4k and r3k differences, see below */
    151       1.5  jonathan 
    152      1.49    simonb #define	MIPS_SR_INT_IE		0x00000001
    153      1.13  jonathan /*#define MIPS_SR_MBZ		0x0f8000c0*/	/* Never used, true for r3k */
    154      1.13  jonathan /*#define MIPS_SR_INT_MASK	0x0000ff00*/
    155       1.5  jonathan 
    156       1.5  jonathan 
    157       1.5  jonathan /*
    158       1.5  jonathan  * The R2000/R3000-specific status register bit definitions.
    159       1.5  jonathan  * all bits are active when set to 1.
    160       1.5  jonathan  *
    161      1.13  jonathan  *	MIPS_SR_PARITY_ERR	Parity error.
    162      1.13  jonathan  *	MIPS_SR_CACHE_MISS	Most recent D-cache load resulted in a miss.
    163      1.13  jonathan  *	MIPS_SR_PARITY_ZERO	Zero replaces outgoing parity bits.
    164      1.13  jonathan  *	MIPS_SR_SWAP_CACHES	Swap I-cache and D-cache.
    165      1.13  jonathan  *	MIPS_SR_ISOL_CACHES	Isolate D-cache from main memory.
    166       1.1   deraadt  *				Interrupt enable bits defined below.
    167      1.13  jonathan  *	MIPS_SR_KU_OLD		Old kernel/user mode bit. 1 => user mode.
    168      1.13  jonathan  *	MIPS_SR_INT_ENA_OLD	Old interrupt enable bit.
    169      1.13  jonathan  *	MIPS_SR_KU_PREV		Previous kernel/user mode bit. 1 => user mode.
    170      1.13  jonathan  *	MIPS_SR_INT_ENA_PREV	Previous interrupt enable bit.
    171      1.13  jonathan  *	MIPS_SR_KU_CUR		Current kernel/user mode bit. 1 => user mode.
    172       1.1   deraadt  */
    173       1.5  jonathan 
    174      1.49    simonb #define	MIPS1_PARITY_ERR	0x00100000
    175      1.49    simonb #define	MIPS1_CACHE_MISS	0x00080000
    176      1.49    simonb #define	MIPS1_PARITY_ZERO	0x00040000
    177      1.49    simonb #define	MIPS1_SWAP_CACHES	0x00020000
    178      1.49    simonb #define	MIPS1_ISOL_CACHES	0x00010000
    179      1.49    simonb 
    180      1.49    simonb #define	MIPS1_SR_KU_OLD		0x00000020	/* 2nd stacked KU/IE*/
    181      1.49    simonb #define	MIPS1_SR_INT_ENA_OLD	0x00000010	/* 2nd stacked KU/IE*/
    182      1.49    simonb #define	MIPS1_SR_KU_PREV	0x00000008	/* 1st stacked KU/IE*/
    183      1.49    simonb #define	MIPS1_SR_INT_ENA_PREV	0x00000004	/* 1st stacked KU/IE*/
    184      1.49    simonb #define	MIPS1_SR_KU_CUR		0x00000002	/* current KU */
    185       1.5  jonathan 
    186       1.5  jonathan /* backwards compatibility */
    187      1.49    simonb #define	MIPS_SR_PARITY_ERR	MIPS1_PARITY_ERR
    188      1.49    simonb #define	MIPS_SR_CACHE_MISS	MIPS1_CACHE_MISS
    189      1.49    simonb #define	MIPS_SR_PARITY_ZERO	MIPS1_PARITY_ZERO
    190      1.49    simonb #define	MIPS_SR_SWAP_CACHES	MIPS1_SWAP_CACHES
    191      1.49    simonb #define	MIPS_SR_ISOL_CACHES	MIPS1_ISOL_CACHES
    192      1.49    simonb 
    193      1.49    simonb #define	MIPS_SR_KU_OLD		MIPS1_SR_KU_OLD
    194      1.49    simonb #define	MIPS_SR_INT_ENA_OLD	MIPS1_SR_INT_ENA_OLD
    195      1.49    simonb #define	MIPS_SR_KU_PREV		MIPS1_SR_KU_PREV
    196      1.49    simonb #define	MIPS_SR_KU_CUR		MIPS1_SR_KU_CUR
    197      1.49    simonb #define	MIPS_SR_INT_ENA_PREV	MIPS1_SR_INT_ENA_PREV
    198       1.5  jonathan 
    199       1.5  jonathan /*
    200       1.5  jonathan  * R4000 status register bit definitons,
    201       1.5  jonathan  * where different from r2000/r3000.
    202       1.5  jonathan  */
    203      1.49    simonb #define	MIPS3_SR_XX		0x80000000
    204      1.49    simonb #define	MIPS3_SR_RP		0x08000000
    205      1.49    simonb #define	MIPS3_SR_FR_32		0x04000000
    206      1.49    simonb #define	MIPS3_SR_RE		0x02000000
    207      1.49    simonb 
    208      1.49    simonb #define	MIPS3_SR_DIAG_DL	0x01000000		/* QED 52xx */
    209      1.49    simonb #define	MIPS3_SR_DIAG_IL	0x00800000		/* QED 52xx */
    210  1.50.4.1   gehenna #define	MIPS3_SR_SR		0x00100000
    211      1.49    simonb #define	MIPS3_SR_EIE		0x00100000		/* TX79/R5900 */
    212  1.50.4.1   gehenna #define	MIPS3_SR_NMI		0x00080000		/* MIPS32/64 */
    213      1.49    simonb #define	MIPS3_SR_DIAG_CH	0x00040000
    214      1.49    simonb #define	MIPS3_SR_DIAG_CE	0x00020000
    215      1.49    simonb #define	MIPS3_SR_DIAG_PE	0x00010000
    216      1.49    simonb #define	MIPS3_SR_KX		0x00000080
    217      1.49    simonb #define	MIPS3_SR_SX		0x00000040
    218      1.49    simonb #define	MIPS3_SR_UX		0x00000020
    219      1.49    simonb #define	MIPS3_SR_KSU_MASK	0x00000018
    220      1.49    simonb #define	MIPS3_SR_KSU_USER	0x00000010
    221      1.49    simonb #define	MIPS3_SR_KSU_SUPER	0x00000008
    222      1.49    simonb #define	MIPS3_SR_KSU_KERNEL	0x00000000
    223      1.49    simonb #define	MIPS3_SR_ERL		0x00000004
    224      1.49    simonb #define	MIPS3_SR_EXL		0x00000002
    225      1.49    simonb 
    226      1.49    simonb #ifdef MIPS3_5900
    227      1.49    simonb #undef MIPS_SR_INT_IE
    228      1.49    simonb #define	MIPS_SR_INT_IE		0x00010001		/* XXX */
    229      1.49    simonb #endif
    230      1.49    simonb 
    231      1.49    simonb #define	MIPS_SR_SOFT_RESET	MIPS3_SR_SOFT_RESET
    232      1.49    simonb #define	MIPS_SR_DIAG_CH		MIPS3_SR_DIAG_CH
    233      1.49    simonb #define	MIPS_SR_DIAG_CE		MIPS3_SR_DIAG_CE
    234      1.49    simonb #define	MIPS_SR_DIAG_PE		MIPS3_SR_DIAG_PE
    235      1.49    simonb #define	MIPS_SR_KX		MIPS3_SR_KX
    236      1.49    simonb #define	MIPS_SR_SX		MIPS3_SR_SX
    237      1.49    simonb #define	MIPS_SR_UX		MIPS3_SR_UX
    238      1.49    simonb 
    239      1.49    simonb #define	MIPS_SR_KSU_MASK	MIPS3_SR_KSU_MASK
    240      1.49    simonb #define	MIPS_SR_KSU_USER	MIPS3_SR_KSU_USER
    241      1.49    simonb #define	MIPS_SR_KSU_SUPER	MIPS3_SR_KSU_SUPER
    242      1.49    simonb #define	MIPS_SR_KSU_KERNEL	MIPS3_SR_KSU_KERNEL
    243      1.49    simonb #define	MIPS_SR_ERL		MIPS3_SR_ERL
    244      1.49    simonb #define	MIPS_SR_EXL		MIPS3_SR_EXL
    245       1.5  jonathan 
    246       1.1   deraadt 
    247       1.1   deraadt /*
    248       1.1   deraadt  * The interrupt masks.
    249       1.1   deraadt  * If a bit in the mask is 1 then the interrupt is enabled (or pending).
    250       1.1   deraadt  */
    251      1.49    simonb #define	MIPS_INT_MASK		0xff00
    252      1.49    simonb #define	MIPS_INT_MASK_5		0x8000
    253      1.49    simonb #define	MIPS_INT_MASK_4		0x4000
    254      1.49    simonb #define	MIPS_INT_MASK_3		0x2000
    255      1.49    simonb #define	MIPS_INT_MASK_2		0x1000
    256      1.49    simonb #define	MIPS_INT_MASK_1		0x0800
    257      1.49    simonb #define	MIPS_INT_MASK_0		0x0400
    258      1.49    simonb #define	MIPS_HARD_INT_MASK	0xfc00
    259      1.49    simonb #define	MIPS_SOFT_INT_MASK_1	0x0200
    260      1.49    simonb #define	MIPS_SOFT_INT_MASK_0	0x0100
    261       1.6  jonathan 
    262      1.11  jonathan /*
    263      1.35     jeffs  * mips3 CPUs have on-chip timer at INT_MASK_5.  Each platform can
    264      1.35     jeffs  * choose to enable this interrupt.
    265      1.11  jonathan  */
    266      1.35     jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
    267      1.49    simonb #define	MIPS3_INT_MASK			MIPS_INT_MASK
    268      1.49    simonb #define	MIPS3_HARD_INT_MASK		MIPS_HARD_INT_MASK
    269      1.35     jeffs #else
    270      1.49    simonb #define	MIPS3_INT_MASK			(MIPS_INT_MASK &  ~MIPS_INT_MASK_5)
    271      1.49    simonb #define	MIPS3_HARD_INT_MASK		(MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
    272      1.35     jeffs #endif
    273       1.5  jonathan 
    274       1.1   deraadt /*
    275       1.1   deraadt  * The bits in the context register.
    276       1.1   deraadt  */
    277      1.49    simonb #define	MIPS1_CNTXT_PTE_BASE	0xFFE00000
    278      1.49    simonb #define	MIPS1_CNTXT_BAD_VPN	0x001FFFFC
    279       1.5  jonathan 
    280      1.49    simonb #define	MIPS3_CNTXT_PTE_BASE	0xFF800000
    281      1.49    simonb #define	MIPS3_CNTXT_BAD_VPN2	0x007FFFF0
    282       1.1   deraadt 
    283       1.1   deraadt /*
    284      1.15  jonathan  * The bits in the MIPS3 config register.
    285      1.15  jonathan  *
    286      1.15  jonathan  *	bit 0..5: R/W, Bit 6..31: R/O
    287      1.15  jonathan  */
    288      1.15  jonathan 
    289      1.15  jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    290      1.49    simonb #define	MIPS3_CONFIG_K0_MASK	0x00000007
    291      1.15  jonathan 
    292      1.15  jonathan /*
    293      1.15  jonathan  * R/W Update on Store Conditional
    294      1.15  jonathan  *	0: Store Conditional uses coherency algorithm specified by TLB
    295      1.15  jonathan  *	1: Store Conditional uses cacheable coherent update on write
    296      1.15  jonathan  */
    297      1.49    simonb #define	MIPS3_CONFIG_CU		0x00000008
    298      1.15  jonathan 
    299      1.49    simonb #define	MIPS3_CONFIG_DB		0x00000010	/* Primary D-cache line size */
    300      1.49    simonb #define	MIPS3_CONFIG_IB		0x00000020	/* Primary I-cache line size */
    301      1.49    simonb #define	MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
    302      1.17  nisimura 	(((config) & (bit)) ? 32 : 16)
    303      1.15  jonathan 
    304      1.49    simonb #define	MIPS3_CONFIG_DC_MASK	0x000001c0	/* Primary D-cache size */
    305      1.49    simonb #define	MIPS3_CONFIG_DC_SHIFT	6
    306      1.49    simonb #define	MIPS3_CONFIG_IC_MASK	0x00000e00	/* Primary I-cache size */
    307      1.49    simonb #define	MIPS3_CONFIG_IC_SHIFT	9
    308      1.49    simonb #define	MIPS3_CONFIG_C_DEFBASE	0x1000		/* default base 2^12 */
    309      1.23      shin #ifdef MIPS3_4100				/* VR4100 core */
    310      1.36     chuck /* XXXCDC: THIS MIPS3_4100 SPECIAL CASE SHOULD GO AWAY */
    311      1.49    simonb #define	MIPS3_CONFIG_CS		0x00001000	/* cache size mode indication*/
    312      1.49    simonb #define	MIPS3_CONFIG_CACHE_SIZE(config, mask, dummy, shift) \
    313      1.23      shin 	((((config)&MIPS3_CONFIG_CS)?0x400:0x1000) << (((config) & (mask)) >> (shift)))
    314      1.23      shin #else
    315      1.49    simonb #define	MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
    316      1.36     chuck 	((base) << (((config) & (mask)) >> (shift)))
    317      1.23      shin #endif
    318      1.15  jonathan 
    319      1.15  jonathan /* Block ordering: 0: sequential, 1: sub-block */
    320      1.49    simonb #define	MIPS3_CONFIG_EB		0x00002000
    321      1.15  jonathan 
    322      1.15  jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
    323      1.49    simonb #define	MIPS3_CONFIG_EM		0x00004000
    324      1.15  jonathan 
    325      1.15  jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
    326      1.49    simonb #define	MIPS3_CONFIG_BE		0x00008000
    327      1.15  jonathan 
    328      1.15  jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
    329      1.49    simonb #define	MIPS3_CONFIG_SM		0x00010000
    330      1.15  jonathan 
    331      1.15  jonathan /* Secondary Cache - 0: present, 1: not present */
    332      1.49    simonb #define	MIPS3_CONFIG_SC		0x00020000
    333      1.15  jonathan 
    334      1.26    castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
    335      1.49    simonb #define	MIPS3_CONFIG_EW_MASK	0x000c0000
    336      1.49    simonb #define	MIPS3_CONFIG_EW_SHIFT	18
    337      1.15  jonathan 
    338      1.15  jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
    339      1.49    simonb #define	MIPS3_CONFIG_SW		0x00100000
    340      1.15  jonathan 
    341      1.15  jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
    342      1.49    simonb #define	MIPS3_CONFIG_SS		0x00200000
    343      1.15  jonathan 
    344      1.15  jonathan /* Secondary Cache line size */
    345      1.49    simonb #define	MIPS3_CONFIG_SB_MASK	0x00c00000
    346      1.49    simonb #define	MIPS3_CONFIG_SB_SHIFT	22
    347      1.49    simonb #define	MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
    348      1.15  jonathan 	(0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
    349      1.15  jonathan 
    350      1.33     soren /* Write back data rate */
    351      1.49    simonb #define	MIPS3_CONFIG_EP_MASK	0x0f000000
    352      1.49    simonb #define	MIPS3_CONFIG_EP_SHIFT	24
    353      1.15  jonathan 
    354      1.15  jonathan /* System clock ratio - this value is CPU dependent */
    355      1.49    simonb #define	MIPS3_CONFIG_EC_MASK	0x70000000
    356      1.49    simonb #define	MIPS3_CONFIG_EC_SHIFT	28
    357      1.15  jonathan 
    358      1.15  jonathan /* Master-Checker Mode - 1: enabled */
    359      1.49    simonb #define	MIPS3_CONFIG_CM		0x80000000
    360      1.15  jonathan 
    361      1.15  jonathan /*
    362       1.1   deraadt  * Location of exception vectors.
    363       1.5  jonathan  *
    364       1.5  jonathan  * Common vectors:  reset and UTLB miss.
    365       1.1   deraadt  */
    366      1.49    simonb #define	MIPS_RESET_EXC_VEC	0xBFC00000
    367      1.49    simonb #define	MIPS_UTLB_MISS_EXC_VEC	0x80000000
    368      1.49    simonb 
    369      1.49    simonb /*
    370      1.49    simonb  * MIPS-1 general exception vector (everything else)
    371      1.49    simonb  */
    372      1.49    simonb #define	MIPS1_GEN_EXC_VEC	0x80000080
    373      1.49    simonb 
    374      1.49    simonb /*
    375      1.49    simonb  * MIPS-III exception vectors
    376      1.49    simonb  */
    377      1.49    simonb #define	MIPS3_XTLB_MISS_EXC_VEC 0x80000080
    378      1.49    simonb #define	MIPS3_CACHE_ERR_EXC_VEC 0x80000100
    379      1.49    simonb #define	MIPS3_GEN_EXC_VEC	0x80000180
    380       1.5  jonathan 
    381       1.5  jonathan /*
    382      1.49    simonb  * TX79 (R5900) exception vectors
    383       1.5  jonathan  */
    384      1.49    simonb #define MIPS_R5900_COUNTER_EXC_VEC		0x80000080
    385      1.49    simonb #define MIPS_R5900_DEBUG_EXC_VEC		0x80000100
    386       1.5  jonathan 
    387       1.5  jonathan /*
    388      1.49    simonb  * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
    389       1.5  jonathan  */
    390      1.49    simonb #define	MIPS3_INTR_EXC_VEC	0x80000200
    391       1.5  jonathan 
    392       1.5  jonathan /*
    393       1.1   deraadt  * Coprocessor 0 registers:
    394       1.1   deraadt  *
    395      1.46    simonb  *				v--- width for mips I,III,32,64
    396      1.46    simonb  *				     (3=32bit, 6=64bit, i=impl dep)
    397      1.46    simonb  *  0	MIPS_COP_0_TLB_INDEX	3333 TLB Index.
    398      1.46    simonb  *  1	MIPS_COP_0_TLB_RANDOM	3333 TLB Random.
    399      1.46    simonb  *  2	MIPS_COP_0_TLB_LOW	3... r3k TLB entry low.
    400      1.46    simonb  *  2	MIPS_COP_0_TLB_LO0	.636 r4k TLB entry low.
    401      1.46    simonb  *  3	MIPS_COP_0_TLB_LO1	.636 r4k TLB entry low, extended.
    402      1.46    simonb  *  4	MIPS_COP_0_TLB_CONTEXT	3636 TLB Context.
    403      1.46    simonb  *  5	MIPS_COP_0_TLB_PG_MASK	.333 TLB Page Mask register.
    404      1.46    simonb  *  6	MIPS_COP_0_TLB_WIRED	.333 Wired TLB number.
    405      1.46    simonb  *  8	MIPS_COP_0_BAD_VADDR	3636 Bad virtual address.
    406      1.46    simonb  *  9	MIPS_COP_0_COUNT	.333 Count register.
    407      1.46    simonb  * 10	MIPS_COP_0_TLB_HI	3636 TLB entry high.
    408      1.46    simonb  * 11	MIPS_COP_0_COMPARE	.333 Compare (against Count).
    409      1.46    simonb  * 12	MIPS_COP_0_STATUS	3333 Status register.
    410      1.46    simonb  * 13	MIPS_COP_0_CAUSE	3333 Exception cause register.
    411      1.46    simonb  * 14	MIPS_COP_0_EXC_PC	3636 Exception PC.
    412      1.46    simonb  * 15	MIPS_COP_0_PRID		3333 Processor revision identifier.
    413      1.46    simonb  * 16	MIPS_COP_0_CONFIG	3333 Configuration register.
    414      1.46    simonb  * 16/1	MIPS_COP_0_CONFIG1	..33 Configuration register 1.
    415      1.46    simonb  * 16/2	MIPS_COP_0_CONFIG2	..33 Configuration register 2.
    416      1.46    simonb  * 16/3	MIPS_COP_0_CONFIG3	..33 Configuration register 3.
    417      1.46    simonb  * 17	MIPS_COP_0_LLADDR	.336 Load Linked Address.
    418      1.46    simonb  * 18	MIPS_COP_0_WATCH_LO	.336 WatchLo register.
    419      1.46    simonb  * 19	MIPS_COP_0_WATCH_HI	.333 WatchHi register.
    420      1.46    simonb  * 20	MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
    421      1.46    simonb  * 23	MIPS_COP_0_DEBUG	.... Debug JTAG register.
    422      1.46    simonb  * 24	MIPS_COP_0_DEPC		.... DEPC JTAG register.
    423      1.46    simonb  * 25	MIPS_COP_0_PERFCNT	..36 Performance Counter register.
    424      1.46    simonb  * 26	MIPS_COP_0_ECC		.3ii ECC / Error Control register.
    425      1.46    simonb  * 27	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    426      1.46    simonb  * 28/0	MIPS_COP_0_TAG_LO	.3ii Cache TagLo register (instr).
    427      1.46    simonb  * 28/1	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (instr).
    428      1.46    simonb  * 28/2	MIPS_COP_0_TAG_LO	..ii Cache TagLo register (data).
    429      1.46    simonb  * 28/3	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (data).
    430      1.46    simonb  * 29/0	MIPS_COP_0_TAG_HI	.3ii Cache TagHi register (instr).
    431      1.46    simonb  * 29/1	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (instr).
    432      1.46    simonb  * 29/2	MIPS_COP_0_TAG_HI	..ii Cache TagHi register (data).
    433      1.46    simonb  * 29/3	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (data).
    434      1.46    simonb  * 30	MIPS_COP_0_ERROR_PC	.636 Error EPC register.
    435      1.46    simonb  * 31	MIPS_COP_0_DESAVE	.... DESAVE JTAG register.
    436       1.1   deraadt  */
    437      1.49    simonb #ifdef _LOCORE
    438      1.49    simonb #define	_(n)	__CONCAT($,n)
    439      1.49    simonb #else
    440      1.49    simonb #define	_(n)	n
    441      1.49    simonb #endif
    442      1.49    simonb #define	MIPS_COP_0_TLB_INDEX	_(0)
    443      1.49    simonb #define	MIPS_COP_0_TLB_RANDOM	_(1)
    444      1.22  nisimura 	/* Name and meaning of	TLB bits for $2 differ on r3k and r4k. */
    445       1.5  jonathan 
    446      1.49    simonb #define	MIPS_COP_0_TLB_CONTEXT	_(4)
    447       1.5  jonathan 					/* $5 and $6 new with MIPS-III */
    448      1.49    simonb #define	MIPS_COP_0_BAD_VADDR	_(8)
    449      1.49    simonb #define	MIPS_COP_0_TLB_HI	_(10)
    450      1.49    simonb #define	MIPS_COP_0_STATUS_REG	_(12)
    451      1.49    simonb #define	MIPS_COP_0_CAUSE_REG	_(13)
    452      1.49    simonb #define	MIPS_COP_0_STATUS	_(12)
    453      1.49    simonb #define	MIPS_COP_0_CAUSE	_(13)
    454      1.49    simonb #define	MIPS_COP_0_EXC_PC	_(14)
    455      1.49    simonb #define	MIPS_COP_0_PRID		_(15)
    456       1.1   deraadt 
    457       1.5  jonathan 
    458      1.18  nisimura /* MIPS-I */
    459      1.49    simonb #define	MIPS_COP_0_TLB_LOW	_(2)
    460       1.5  jonathan 
    461      1.18  nisimura /* MIPS-III */
    462      1.49    simonb #define	MIPS_COP_0_TLB_LO0	_(2)
    463      1.49    simonb #define	MIPS_COP_0_TLB_LO1	_(3)
    464       1.5  jonathan 
    465      1.49    simonb #define	MIPS_COP_0_TLB_PG_MASK	_(5)
    466      1.49    simonb #define	MIPS_COP_0_TLB_WIRED	_(6)
    467      1.14  jonathan 
    468      1.49    simonb #define	MIPS_COP_0_COUNT	_(9)
    469      1.49    simonb #define	MIPS_COP_0_COMPARE	_(11)
    470       1.5  jonathan 
    471      1.49    simonb #define	MIPS_COP_0_CONFIG	_(16)
    472      1.49    simonb #define	MIPS_COP_0_LLADDR	_(17)
    473      1.49    simonb #define	MIPS_COP_0_WATCH_LO	_(18)
    474      1.49    simonb #define	MIPS_COP_0_WATCH_HI	_(19)
    475      1.49    simonb #define	MIPS_COP_0_TLB_XCONTEXT _(20)
    476      1.49    simonb #define	MIPS_COP_0_ECC		_(26)
    477      1.49    simonb #define	MIPS_COP_0_CACHE_ERR	_(27)
    478      1.49    simonb #define	MIPS_COP_0_TAG_LO	_(28)
    479      1.49    simonb #define	MIPS_COP_0_TAG_HI	_(29)
    480      1.49    simonb #define	MIPS_COP_0_ERROR_PC	_(30)
    481       1.5  jonathan 
    482      1.40    simonb /* MIPS32/64 */
    483      1.49    simonb #define	MIPS_COP_0_DEBUG	_(23)
    484      1.49    simonb #define	MIPS_COP_0_DEPC		_(24)
    485      1.49    simonb #define	MIPS_COP_0_PERFCNT	_(25)
    486      1.49    simonb #define	MIPS_COP_0_DATA_LO	_(28)
    487      1.49    simonb #define	MIPS_COP_0_DATA_HI	_(29)
    488      1.49    simonb #define	MIPS_COP_0_DESAVE	_(31)
    489       1.5  jonathan 
    490       1.1   deraadt /*
    491       1.1   deraadt  * Values for the code field in a break instruction.
    492       1.1   deraadt  */
    493      1.49    simonb #define	MIPS_BREAK_INSTR	0x0000000d
    494      1.49    simonb #define	MIPS_BREAK_VAL_MASK	0x03ff0000
    495      1.49    simonb #define	MIPS_BREAK_VAL_SHIFT	16
    496      1.49    simonb #define	MIPS_BREAK_KDB_VAL	512
    497      1.49    simonb #define	MIPS_BREAK_SSTEP_VAL	513
    498      1.49    simonb #define	MIPS_BREAK_BRKPT_VAL	514
    499      1.49    simonb #define	MIPS_BREAK_SOVER_VAL	515
    500      1.49    simonb #define	MIPS_BREAK_KDB		(MIPS_BREAK_INSTR | \
    501      1.13  jonathan 				(MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
    502      1.49    simonb #define	MIPS_BREAK_SSTEP	(MIPS_BREAK_INSTR | \
    503      1.13  jonathan 				(MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
    504      1.49    simonb #define	MIPS_BREAK_BRKPT	(MIPS_BREAK_INSTR | \
    505      1.13  jonathan 				(MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
    506      1.49    simonb #define	MIPS_BREAK_SOVER	(MIPS_BREAK_INSTR | \
    507      1.13  jonathan 				(MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
    508       1.1   deraadt 
    509       1.1   deraadt /*
    510       1.1   deraadt  * Mininum and maximum cache sizes.
    511       1.1   deraadt  */
    512      1.49    simonb #define	MIPS_MIN_CACHE_SIZE	(16 * 1024)
    513      1.49    simonb #define	MIPS_MAX_CACHE_SIZE	(256 * 1024)
    514      1.49    simonb #define	MIPS3_MAX_PCACHE_SIZE	(32 * 1024)	/* max. primary cache size */
    515       1.1   deraadt 
    516       1.1   deraadt /*
    517       1.1   deraadt  * The floating point version and status registers.
    518       1.1   deraadt  */
    519      1.49    simonb #define	MIPS_FPU_ID	$0
    520      1.49    simonb #define	MIPS_FPU_CSR	$31
    521       1.1   deraadt 
    522       1.1   deraadt /*
    523       1.1   deraadt  * The floating point coprocessor status register bits.
    524       1.1   deraadt  */
    525      1.49    simonb #define	MIPS_FPU_ROUNDING_BITS		0x00000003
    526      1.49    simonb #define	MIPS_FPU_ROUND_RN		0x00000000
    527      1.49    simonb #define	MIPS_FPU_ROUND_RZ		0x00000001
    528      1.49    simonb #define	MIPS_FPU_ROUND_RP		0x00000002
    529      1.49    simonb #define	MIPS_FPU_ROUND_RM		0x00000003
    530      1.49    simonb #define	MIPS_FPU_STICKY_BITS		0x0000007c
    531      1.49    simonb #define	MIPS_FPU_STICKY_INEXACT		0x00000004
    532      1.49    simonb #define	MIPS_FPU_STICKY_UNDERFLOW	0x00000008
    533      1.49    simonb #define	MIPS_FPU_STICKY_OVERFLOW	0x00000010
    534      1.49    simonb #define	MIPS_FPU_STICKY_DIV0		0x00000020
    535      1.49    simonb #define	MIPS_FPU_STICKY_INVALID		0x00000040
    536      1.49    simonb #define	MIPS_FPU_ENABLE_BITS		0x00000f80
    537      1.49    simonb #define	MIPS_FPU_ENABLE_INEXACT		0x00000080
    538      1.49    simonb #define	MIPS_FPU_ENABLE_UNDERFLOW	0x00000100
    539      1.49    simonb #define	MIPS_FPU_ENABLE_OVERFLOW	0x00000200
    540      1.49    simonb #define	MIPS_FPU_ENABLE_DIV0		0x00000400
    541      1.49    simonb #define	MIPS_FPU_ENABLE_INVALID		0x00000800
    542      1.49    simonb #define	MIPS_FPU_EXCEPTION_BITS		0x0003f000
    543      1.49    simonb #define	MIPS_FPU_EXCEPTION_INEXACT	0x00001000
    544      1.49    simonb #define	MIPS_FPU_EXCEPTION_UNDERFLOW	0x00002000
    545      1.49    simonb #define	MIPS_FPU_EXCEPTION_OVERFLOW	0x00004000
    546      1.49    simonb #define	MIPS_FPU_EXCEPTION_DIV0		0x00008000
    547      1.49    simonb #define	MIPS_FPU_EXCEPTION_INVALID	0x00010000
    548      1.49    simonb #define	MIPS_FPU_EXCEPTION_UNIMPL	0x00020000
    549      1.49    simonb #define	MIPS_FPU_COND_BIT		0x00800000
    550      1.49    simonb #define	MIPS_FPU_FLUSH_BIT		0x01000000	/* r4k,	 MBZ on r3k */
    551      1.49    simonb #define	MIPS1_FPC_MBZ_BITS		0xff7c0000
    552      1.49    simonb #define	MIPS3_FPC_MBZ_BITS		0xfe7c0000
    553       1.5  jonathan 
    554       1.1   deraadt 
    555       1.1   deraadt /*
    556       1.1   deraadt  * Constants to determine if have a floating point instruction.
    557       1.1   deraadt  */
    558      1.49    simonb #define	MIPS_OPCODE_SHIFT	26
    559      1.49    simonb #define	MIPS_OPCODE_C1		0x11
    560       1.1   deraadt 
    561       1.5  jonathan 
    562       1.1   deraadt /*
    563       1.1   deraadt  * The low part of the TLB entry.
    564       1.1   deraadt  */
    565      1.49    simonb #define	MIPS1_TLB_PFN			0xfffff000
    566      1.49    simonb #define	MIPS1_TLB_NON_CACHEABLE_BIT	0x00000800
    567      1.49    simonb #define	MIPS1_TLB_DIRTY_BIT		0x00000400
    568      1.49    simonb #define	MIPS1_TLB_VALID_BIT		0x00000200
    569      1.49    simonb #define	MIPS1_TLB_GLOBAL_BIT		0x00000100
    570      1.49    simonb 
    571      1.49    simonb #define	MIPS3_TLB_PFN			0x3fffffc0
    572      1.49    simonb #define	MIPS3_TLB_ATTR_MASK		0x00000038
    573      1.49    simonb #define	MIPS3_TLB_ATTR_SHIFT		3
    574      1.49    simonb #define	MIPS3_TLB_DIRTY_BIT		0x00000004
    575      1.49    simonb #define	MIPS3_TLB_VALID_BIT		0x00000002
    576      1.49    simonb #define	MIPS3_TLB_GLOBAL_BIT		0x00000001
    577      1.49    simonb 
    578      1.49    simonb #define	MIPS1_TLB_PHYS_PAGE_SHIFT	12
    579      1.49    simonb #define	MIPS3_TLB_PHYS_PAGE_SHIFT	6
    580      1.49    simonb #define	MIPS1_TLB_PF_NUM		MIPS1_TLB_PFN
    581      1.49    simonb #define	MIPS3_TLB_PF_NUM		MIPS3_TLB_PFN
    582      1.49    simonb #define	MIPS1_TLB_MOD_BIT		MIPS1_TLB_DIRTY_BIT
    583      1.49    simonb #define	MIPS3_TLB_MOD_BIT		MIPS3_TLB_DIRTY_BIT
    584      1.22  nisimura 
    585      1.15  jonathan /*
    586      1.15  jonathan  * MIPS3_TLB_ATTR values - coherency algorithm:
    587      1.15  jonathan  * 0: cacheable, noncoherent, write-through, no write allocate
    588      1.15  jonathan  * 1: cacheable, noncoherent, write-through, write allocate
    589      1.15  jonathan  * 2: uncached
    590      1.15  jonathan  * 3: cacheable, noncoherent, write-back (noncoherent)
    591      1.15  jonathan  * 4: cacheable, coherent, write-back, exclusive (exclusive)
    592      1.15  jonathan  * 5: cacheable, coherent, write-back, exclusive on write (sharable)
    593      1.15  jonathan  * 6: cacheable, coherent, write-back, update on write (update)
    594      1.16  jonathan  * 7: uncached, accelerated (gather STORE operations)
    595      1.15  jonathan  */
    596      1.49    simonb #define	MIPS3_TLB_ATTR_WT		0 /* IDT */
    597      1.49    simonb #define	MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
    598      1.49    simonb #define	MIPS3_TLB_ATTR_UNCACHED		2 /* R4000/R4400, IDT */
    599      1.49    simonb #define	MIPS3_TLB_ATTR_WB_NONCOHERENT	3 /* R4000/R4400, IDT */
    600      1.49    simonb #define	MIPS3_TLB_ATTR_WB_EXCLUSIVE	4 /* R4000/R4400 */
    601      1.49    simonb #define	MIPS3_TLB_ATTR_WB_SHARABLE	5 /* R4000/R4400 */
    602      1.49    simonb #define	MIPS3_TLB_ATTR_WB_UPDATE	6 /* R4000/R4400 */
    603      1.49    simonb #define	MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
    604      1.15  jonathan 
    605       1.1   deraadt 
    606       1.1   deraadt /*
    607       1.1   deraadt  * The high part of the TLB entry.
    608       1.1   deraadt  */
    609      1.49    simonb #define	MIPS1_TLB_VPN			0xfffff000
    610      1.49    simonb #define	MIPS1_TLB_PID			0x00000fc0
    611      1.49    simonb #define	MIPS1_TLB_PID_SHIFT		6
    612      1.49    simonb 
    613      1.49    simonb #define	MIPS3_TLB_VPN2			0xffffe000
    614      1.49    simonb #define	MIPS3_TLB_ASID			0x000000ff
    615      1.49    simonb 
    616      1.49    simonb #define	MIPS1_TLB_VIRT_PAGE_NUM		MIPS1_TLB_VPN
    617      1.49    simonb #define	MIPS3_TLB_VIRT_PAGE_NUM		MIPS3_TLB_VPN2
    618      1.49    simonb #define	MIPS3_TLB_PID			MIPS3_TLB_ASID
    619      1.49    simonb #define	MIPS_TLB_VIRT_PAGE_SHIFT	12
    620       1.5  jonathan 
    621       1.1   deraadt /*
    622       1.5  jonathan  * r3000: shift count to put the index in the right spot.
    623       1.1   deraadt  */
    624      1.49    simonb #define	MIPS1_TLB_INDEX_SHIFT		8
    625       1.1   deraadt 
    626       1.1   deraadt /*
    627      1.49    simonb  * The first TLB that write random hits.
    628       1.1   deraadt  */
    629      1.49    simonb #define	MIPS1_TLB_FIRST_RAND_ENTRY	8
    630      1.49    simonb #define	MIPS3_TLB_WIRED_UPAGES		1
    631       1.1   deraadt 
    632       1.1   deraadt /*
    633       1.1   deraadt  * The number of process id entries.
    634       1.1   deraadt  */
    635      1.49    simonb #define	MIPS1_TLB_NUM_PIDS		64
    636      1.49    simonb #define	MIPS3_TLB_NUM_ASIDS		256
    637      1.11  jonathan 
    638      1.11  jonathan /*
    639      1.22  nisimura  * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
    640      1.11  jonathan  */
    641       1.5  jonathan 
    642      1.49    simonb /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
    643      1.49    simonb 
    644      1.49    simonb #if !(defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    645      1.49    simonb     && defined(MIPS1)				/* XXX simonb must be neater! */
    646      1.49    simonb #define	MIPS_TLB_PID_SHIFT		MIPS1_TLB_PID_SHIFT
    647      1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS1_TLB_NUM_PIDS
    648      1.12  jonathan #endif
    649      1.11  jonathan 
    650      1.49    simonb #if (defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    651      1.49    simonb     && !defined(MIPS1)				/* XXX simonb must be neater! */
    652      1.49    simonb #define	MIPS_TLB_PID_SHIFT		0
    653      1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS3_TLB_NUM_ASIDS
    654      1.12  jonathan #endif
    655      1.12  jonathan 
    656      1.12  jonathan 
    657      1.49    simonb #if !defined(MIPS_TLB_PID_SHIFT)
    658      1.49    simonb #define	MIPS_TLB_PID_SHIFT \
    659      1.49    simonb     ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
    660      1.12  jonathan 
    661      1.49    simonb #define	MIPS_TLB_NUM_PIDS \
    662      1.49    simonb     ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
    663       1.8    mhitch #endif
    664       1.1   deraadt 
    665       1.1   deraadt /*
    666      1.45    simonb  * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
    667      1.18  nisimura  */
    668      1.49    simonb #define	MIPS_R2000	0x01	/* MIPS R2000 			ISA I	*/
    669      1.49    simonb #define	MIPS_R3000	0x02	/* MIPS R3000 			ISA I	*/
    670      1.49    simonb #define	MIPS_R6000	0x03	/* MIPS R6000 			ISA II	*/
    671      1.49    simonb #define	MIPS_R4000	0x04	/* MIPS R4000/R4400 		ISA III */
    672      1.49    simonb #define	MIPS_R3LSI	0x05	/* LSI Logic R3000 derivative	ISA I	*/
    673      1.49    simonb #define	MIPS_R6000A	0x06	/* MIPS R6000A 			ISA II	*/
    674      1.49    simonb #define	MIPS_R3IDT	0x07	/* IDT R3041 or RC36100 	ISA I	*/
    675      1.49    simonb #define	MIPS_R10000	0x09	/* MIPS R10000			ISA IV	*/
    676      1.49    simonb #define	MIPS_R4200	0x0a	/* NEC VR4200 			ISA III */
    677      1.49    simonb #define	MIPS_R4300	0x0b	/* NEC VR4300 			ISA III */
    678      1.49    simonb #define	MIPS_R4100	0x0c	/* NEC VR4100 			ISA III */
    679      1.49    simonb #define	MIPS_R12000	0x0e	/* MIPS R12000			ISA IV	*/
    680      1.49    simonb #define	MIPS_R14000	0x0f	/* MIPS R14000			ISA IV	*/
    681      1.49    simonb #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV	*/
    682      1.49    simonb #define	MIPS_RC32300	0x18	/* IDT RC32334,332,355		ISA 32  */
    683      1.49    simonb #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    684      1.49    simonb #define	MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    685      1.49    simonb #define	MIPS_R3SONY	0x21	/* Sony R3000 based 		ISA I	*/
    686      1.49    simonb #define	MIPS_R4650	0x22	/* QED R4650 			ISA III */
    687      1.49    simonb #define	MIPS_TX3900	0x22	/* Toshiba TX39 family		ISA I	*/
    688      1.49    simonb #define	MIPS_R5000	0x23	/* MIPS R5000 			ISA IV	*/
    689      1.49    simonb #define	MIPS_R3NKK	0x23	/* NKK R3000 based 		ISA I	*/
    690      1.49    simonb #define	MIPS_RC32364	0x26	/* IDT RC32364 			ISA 32	*/
    691      1.49    simonb #define	MIPS_RM7000	0x27	/* QED RM7000			ISA IV  */
    692      1.49    simonb #define	MIPS_RM5200	0x28	/* QED RM5200s 			ISA IV	*/
    693      1.49    simonb #define	MIPS_TX4900	0x2d	/* Toshiba TX49 family		ISA III */
    694      1.49    simonb #define	MIPS_R5900	0x2e	/* Toshiba R5900 (EECore)	ISA --- */
    695      1.49    simonb #define	MIPS_RC64470	0x30	/* IDT RC64474/RC64475 		ISA III */
    696      1.49    simonb #define	MIPS_R5400	0x54	/* NEC VR5400 			ISA IV	*/
    697      1.49    simonb 
    698      1.49    simonb /*
    699      1.49    simonb  * CPU revision IDs for some prehistoric processors.
    700      1.49    simonb  */
    701      1.49    simonb 
    702      1.49    simonb /* For MIPS_R3000 */
    703      1.49    simonb #define	MIPS_REV_R3000		0x20
    704      1.49    simonb #define	MIPS_REV_R3000A		0x30
    705      1.49    simonb 
    706      1.49    simonb /* For MIPS_TX3900 */
    707      1.49    simonb #define	MIPS_REV_TX3912		0x10
    708      1.49    simonb #define	MIPS_REV_TX3922		0x30
    709      1.49    simonb #define	MIPS_REV_TX3927		0x40
    710      1.49    simonb 
    711      1.49    simonb /* For MIPS_R4000 */
    712      1.49    simonb #define	MIPS_REV_R4000_A	0x00
    713      1.49    simonb #define	MIPS_REV_R4000_B	0x30
    714      1.49    simonb #define	MIPS_REV_R4400_A	0x40
    715      1.49    simonb #define	MIPS_REV_R4400_B	0x50
    716      1.50    simonb #define	MIPS_REV_R4400_C	0x60
    717      1.44    simonb 
    718  1.50.4.3   gehenna /* For MIPS_TX4900 */
    719  1.50.4.3   gehenna #define	MIPS_REV_TX4927		0x22
    720  1.50.4.3   gehenna 
    721      1.44    simonb /*
    722      1.45    simonb  * CPU processor revision IDs for company ID == 1 (MIPS)
    723      1.44    simonb  */
    724      1.49    simonb #define	MIPS_4Kc	0x80	/* MIPS 4Kc			ISA 32  */
    725      1.49    simonb #define	MIPS_5Kc	0x81	/* MIPS 5Kc			ISA 64  */
    726  1.50.4.2   gehenna #define	MIPS_20Kc	0x82	/* MIPS 20Kc			ISA 64  */
    727      1.49    simonb #define	MIPS_4KEc	0x84	/* MIPS 4KEc			ISA 32  */
    728      1.49    simonb #define	MIPS_4KSc	0x86	/* MIPS 4KSc			ISA 32  */
    729      1.44    simonb 
    730      1.44    simonb /*
    731  1.50.4.3   gehenna  * Alchemy (company ID 3) use the processor ID field to donote the CPU core
    732  1.50.4.3   gehenna  * revision and the company options field do donate the SOC chip type.
    733      1.44    simonb  */
    734  1.50.4.3   gehenna /* CPU processor revision IDs */
    735  1.50.4.3   gehenna #define	MIPS_AU_REV1	0x01	/* Alchemy Au1000 (Rev 1)	ISA 32  */
    736  1.50.4.3   gehenna #define	MIPS_AU_REV2	0x02	/* Alchemy Au1000 (Rev 2)	ISA 32  */
    737  1.50.4.3   gehenna /* CPU company options IDs */
    738  1.50.4.3   gehenna #define	MIPS_AU1000	0x00
    739  1.50.4.3   gehenna #define	MIPS_AU1500	0x01
    740  1.50.4.3   gehenna #define	MIPS_AU1100	0x02
    741      1.44    simonb 
    742      1.44    simonb /*
    743      1.45    simonb  * CPU processor revision IDs for company ID == 4 (SiByte)
    744      1.44    simonb  */
    745      1.49    simonb #define	MIPS_SB1	0x01	/* SiByte SB1	 		ISA 64  */
    746      1.49    simonb 
    747      1.49    simonb /*
    748      1.49    simonb  * CPU processor revision IDs for company ID == 5 (SandCraft)
    749      1.49    simonb  */
    750      1.49    simonb #define	MIPS_SR7100	0x04	/* SandCraft SR7100 		ISA 64  */
    751      1.18  nisimura 
    752      1.18  nisimura /*
    753      1.18  nisimura  * FPU processor revision ID
    754      1.18  nisimura  */
    755      1.49    simonb #define	MIPS_SOFT	0x00	/* Software emulation		ISA I	*/
    756      1.49    simonb #define	MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I	*/
    757      1.49    simonb #define	MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I	*/
    758      1.49    simonb #define	MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I	*/
    759      1.49    simonb #define	MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II	*/
    760      1.49    simonb #define	MIPS_R4010	0x05	/* MIPS R4010 FPC		ISA II	*/
    761      1.49    simonb #define	MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
    762      1.49    simonb #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
    763      1.24       uch 
    764      1.24       uch #ifdef ENABLE_MIPS_TX3900
    765      1.24       uch #include <mips/r3900regs.h>
    766      1.47       uch #endif
    767      1.47       uch #ifdef MIPS3_5900
    768      1.49    simonb #include <mips/r5900regs.h>
    769      1.24       uch #endif
    770       1.1   deraadt 
    771      1.10  jonathan #endif /* _MIPS_CPUREGS_H_ */
    772