cpuregs.h revision 1.61.2.4 1 1.61.2.4 skrll /* $NetBSD: cpuregs.h,v 1.61.2.4 2005/11/10 13:57:33 skrll Exp $ */
2 1.4 cgd
3 1.1 deraadt /*
4 1.2 glass * Copyright (c) 1992, 1993
5 1.2 glass * The Regents of the University of California. All rights reserved.
6 1.1 deraadt *
7 1.1 deraadt * This code is derived from software contributed to Berkeley by
8 1.1 deraadt * Ralph Campbell and Rick Macklem.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.61.2.1 skrll * 3. Neither the name of the University nor the names of its contributors
19 1.1 deraadt * may be used to endorse or promote products derived from this software
20 1.1 deraadt * without specific prior written permission.
21 1.1 deraadt *
22 1.1 deraadt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 deraadt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 deraadt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 deraadt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 deraadt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 deraadt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 deraadt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 deraadt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 deraadt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 deraadt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 deraadt * SUCH DAMAGE.
33 1.1 deraadt *
34 1.22 nisimura * @(#)machConst.h 8.1 (Berkeley) 6/10/93
35 1.1 deraadt *
36 1.1 deraadt * machConst.h --
37 1.1 deraadt *
38 1.1 deraadt * Machine dependent constants.
39 1.1 deraadt *
40 1.1 deraadt * Copyright (C) 1989 Digital Equipment Corporation.
41 1.1 deraadt * Permission to use, copy, modify, and distribute this software and
42 1.1 deraadt * its documentation for any purpose and without fee is hereby granted,
43 1.1 deraadt * provided that the above copyright notice appears in all copies.
44 1.1 deraadt * Digital Equipment Corporation makes no representations about the
45 1.1 deraadt * suitability of this software for any purpose. It is provided "as is"
46 1.1 deraadt * without express or implied warranty.
47 1.1 deraadt *
48 1.1 deraadt * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
49 1.22 nisimura * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
50 1.1 deraadt * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
51 1.22 nisimura * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
52 1.1 deraadt * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
53 1.2 glass * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
54 1.1 deraadt */
55 1.1 deraadt
56 1.10 jonathan #ifndef _MIPS_CPUREGS_H_
57 1.49 simonb #define _MIPS_CPUREGS_H_
58 1.1 deraadt
59 1.49 simonb #include <sys/cdefs.h> /* For __CONCAT() */
60 1.58 simonb
61 1.58 simonb #if defined(_KERNEL_OPT)
62 1.58 simonb #include "opt_cputype.h"
63 1.58 simonb #endif
64 1.58 simonb
65 1.13 jonathan /*
66 1.13 jonathan * Address space.
67 1.13 jonathan * 32-bit mips CPUS partition their 32-bit address space into four segments:
68 1.13 jonathan *
69 1.13 jonathan * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
70 1.13 jonathan * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
71 1.13 jonathan * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
72 1.13 jonathan * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
73 1.13 jonathan *
74 1.13 jonathan * mips1 physical memory is limited to 512Mbytes, which is
75 1.13 jonathan * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
76 1.13 jonathan * Caching of mapped addresses is controlled by bits in the TLB entry.
77 1.13 jonathan */
78 1.13 jonathan
79 1.49 simonb #define MIPS_KUSEG_START 0x0
80 1.49 simonb #define MIPS_KSEG0_START 0x80000000
81 1.49 simonb #define MIPS_KSEG1_START 0xa0000000
82 1.49 simonb #define MIPS_KSEG2_START 0xc0000000
83 1.49 simonb #define MIPS_MAX_MEM_ADDR 0xbe000000
84 1.49 simonb #define MIPS_RESERVED_ADDR 0xbfc80000
85 1.49 simonb
86 1.49 simonb #define MIPS_PHYS_MASK 0x1fffffff
87 1.49 simonb
88 1.49 simonb #define MIPS_KSEG0_TO_PHYS(x) ((unsigned)(x) & MIPS_PHYS_MASK)
89 1.49 simonb #define MIPS_PHYS_TO_KSEG0(x) ((unsigned)(x) | MIPS_KSEG0_START)
90 1.49 simonb #define MIPS_KSEG1_TO_PHYS(x) ((unsigned)(x) & MIPS_PHYS_MASK)
91 1.49 simonb #define MIPS_PHYS_TO_KSEG1(x) ((unsigned)(x) | MIPS_KSEG1_START)
92 1.13 jonathan
93 1.13 jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
94 1.49 simonb #define MIPS3_VA_TO_CINDEX(x) \
95 1.13 jonathan ((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
96 1.5 jonathan
97 1.49 simonb #define MIPS_PHYS_TO_XKPHYS(cca,x) \
98 1.49 simonb ((0x2ULL << 62) | ((unsigned long long)(cca) << 59) | (x))
99 1.49 simonb #define MIPS_XKPHYS_TO_PHYS(x) ((x) & 0x0effffffffffffffULL)
100 1.49 simonb
101 1.47 uch /* CPU dependent mtc0 hazard hook */
102 1.58 simonb #define COP0_SYNC /* nothing */
103 1.58 simonb #define COP0_HAZARD_FPUENABLE nop; nop; nop; nop;
104 1.5 jonathan
105 1.5 jonathan /*
106 1.1 deraadt * The bits in the cause register.
107 1.1 deraadt *
108 1.5 jonathan * Bits common to r3000 and r4000:
109 1.5 jonathan *
110 1.13 jonathan * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
111 1.13 jonathan * MIPS_CR_COP_ERR Coprocessor error.
112 1.13 jonathan * MIPS_CR_IP Interrupt pending bits defined below.
113 1.5 jonathan * (same meaning as in CAUSE register).
114 1.13 jonathan * MIPS_CR_EXC_CODE The exception type (see exception codes below).
115 1.5 jonathan *
116 1.5 jonathan * Differences:
117 1.5 jonathan * r3k has 4 bits of execption type, r4k has 5 bits.
118 1.1 deraadt */
119 1.49 simonb #define MIPS_CR_BR_DELAY 0x80000000
120 1.49 simonb #define MIPS_CR_COP_ERR 0x30000000
121 1.49 simonb #define MIPS1_CR_EXC_CODE 0x0000003C /* four bits */
122 1.49 simonb #define MIPS3_CR_EXC_CODE 0x0000007C /* five bits */
123 1.49 simonb #define MIPS_CR_IP 0x0000FF00
124 1.49 simonb #define MIPS_CR_EXC_CODE_SHIFT 2
125 1.1 deraadt
126 1.1 deraadt /*
127 1.1 deraadt * The bits in the status register. All bits are active when set to 1.
128 1.1 deraadt *
129 1.5 jonathan * R3000 status register fields:
130 1.52 simonb * MIPS_SR_COP_USABILITY Control the usability of the four coprocessors.
131 1.52 simonb * MIPS_SR_TS TLB shutdown.
132 1.5 jonathan *
133 1.5 jonathan * MIPS_SR_INT_IE Master (current) interrupt enable bit.
134 1.5 jonathan *
135 1.5 jonathan * Differences:
136 1.5 jonathan * r3k has cache control is via frobbing SR register bits, whereas the
137 1.5 jonathan * r4k cache control is via explicit instructions.
138 1.5 jonathan * r3k has a 3-entry stack of kernel/user bits, whereas the
139 1.5 jonathan * r4k has kernel/supervisor/user.
140 1.5 jonathan */
141 1.49 simonb #define MIPS_SR_COP_USABILITY 0xf0000000
142 1.49 simonb #define MIPS_SR_COP_0_BIT 0x10000000
143 1.49 simonb #define MIPS_SR_COP_1_BIT 0x20000000
144 1.5 jonathan
145 1.5 jonathan /* r4k and r3k differences, see below */
146 1.5 jonathan
147 1.52 simonb #define MIPS_SR_MX 0x01000000 /* MIPS64 */
148 1.52 simonb #define MIPS_SR_PX 0x00800000 /* MIPS64 */
149 1.51 simonb #define MIPS_SR_BEV 0x00400000 /* Use boot exception vector */
150 1.52 simonb #define MIPS_SR_TS 0x00200000
151 1.5 jonathan
152 1.5 jonathan /* r4k and r3k differences, see below */
153 1.5 jonathan
154 1.49 simonb #define MIPS_SR_INT_IE 0x00000001
155 1.13 jonathan /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
156 1.13 jonathan /*#define MIPS_SR_INT_MASK 0x0000ff00*/
157 1.5 jonathan
158 1.5 jonathan
159 1.5 jonathan /*
160 1.5 jonathan * The R2000/R3000-specific status register bit definitions.
161 1.5 jonathan * all bits are active when set to 1.
162 1.5 jonathan *
163 1.13 jonathan * MIPS_SR_PARITY_ERR Parity error.
164 1.13 jonathan * MIPS_SR_CACHE_MISS Most recent D-cache load resulted in a miss.
165 1.13 jonathan * MIPS_SR_PARITY_ZERO Zero replaces outgoing parity bits.
166 1.13 jonathan * MIPS_SR_SWAP_CACHES Swap I-cache and D-cache.
167 1.13 jonathan * MIPS_SR_ISOL_CACHES Isolate D-cache from main memory.
168 1.1 deraadt * Interrupt enable bits defined below.
169 1.13 jonathan * MIPS_SR_KU_OLD Old kernel/user mode bit. 1 => user mode.
170 1.13 jonathan * MIPS_SR_INT_ENA_OLD Old interrupt enable bit.
171 1.13 jonathan * MIPS_SR_KU_PREV Previous kernel/user mode bit. 1 => user mode.
172 1.13 jonathan * MIPS_SR_INT_ENA_PREV Previous interrupt enable bit.
173 1.13 jonathan * MIPS_SR_KU_CUR Current kernel/user mode bit. 1 => user mode.
174 1.1 deraadt */
175 1.5 jonathan
176 1.49 simonb #define MIPS1_PARITY_ERR 0x00100000
177 1.49 simonb #define MIPS1_CACHE_MISS 0x00080000
178 1.49 simonb #define MIPS1_PARITY_ZERO 0x00040000
179 1.49 simonb #define MIPS1_SWAP_CACHES 0x00020000
180 1.49 simonb #define MIPS1_ISOL_CACHES 0x00010000
181 1.49 simonb
182 1.49 simonb #define MIPS1_SR_KU_OLD 0x00000020 /* 2nd stacked KU/IE*/
183 1.49 simonb #define MIPS1_SR_INT_ENA_OLD 0x00000010 /* 2nd stacked KU/IE*/
184 1.49 simonb #define MIPS1_SR_KU_PREV 0x00000008 /* 1st stacked KU/IE*/
185 1.49 simonb #define MIPS1_SR_INT_ENA_PREV 0x00000004 /* 1st stacked KU/IE*/
186 1.49 simonb #define MIPS1_SR_KU_CUR 0x00000002 /* current KU */
187 1.5 jonathan
188 1.5 jonathan /* backwards compatibility */
189 1.49 simonb #define MIPS_SR_PARITY_ERR MIPS1_PARITY_ERR
190 1.49 simonb #define MIPS_SR_CACHE_MISS MIPS1_CACHE_MISS
191 1.49 simonb #define MIPS_SR_PARITY_ZERO MIPS1_PARITY_ZERO
192 1.49 simonb #define MIPS_SR_SWAP_CACHES MIPS1_SWAP_CACHES
193 1.49 simonb #define MIPS_SR_ISOL_CACHES MIPS1_ISOL_CACHES
194 1.49 simonb
195 1.49 simonb #define MIPS_SR_KU_OLD MIPS1_SR_KU_OLD
196 1.49 simonb #define MIPS_SR_INT_ENA_OLD MIPS1_SR_INT_ENA_OLD
197 1.49 simonb #define MIPS_SR_KU_PREV MIPS1_SR_KU_PREV
198 1.49 simonb #define MIPS_SR_KU_CUR MIPS1_SR_KU_CUR
199 1.49 simonb #define MIPS_SR_INT_ENA_PREV MIPS1_SR_INT_ENA_PREV
200 1.5 jonathan
201 1.5 jonathan /*
202 1.5 jonathan * R4000 status register bit definitons,
203 1.5 jonathan * where different from r2000/r3000.
204 1.5 jonathan */
205 1.49 simonb #define MIPS3_SR_XX 0x80000000
206 1.49 simonb #define MIPS3_SR_RP 0x08000000
207 1.61 simonb #define MIPS3_SR_FR 0x04000000
208 1.49 simonb #define MIPS3_SR_RE 0x02000000
209 1.49 simonb
210 1.49 simonb #define MIPS3_SR_DIAG_DL 0x01000000 /* QED 52xx */
211 1.49 simonb #define MIPS3_SR_DIAG_IL 0x00800000 /* QED 52xx */
212 1.52 simonb #define MIPS3_SR_SR 0x00100000
213 1.49 simonb #define MIPS3_SR_EIE 0x00100000 /* TX79/R5900 */
214 1.52 simonb #define MIPS3_SR_NMI 0x00080000 /* MIPS32/64 */
215 1.49 simonb #define MIPS3_SR_DIAG_CH 0x00040000
216 1.49 simonb #define MIPS3_SR_DIAG_CE 0x00020000
217 1.49 simonb #define MIPS3_SR_DIAG_PE 0x00010000
218 1.49 simonb #define MIPS3_SR_KX 0x00000080
219 1.49 simonb #define MIPS3_SR_SX 0x00000040
220 1.49 simonb #define MIPS3_SR_UX 0x00000020
221 1.49 simonb #define MIPS3_SR_KSU_MASK 0x00000018
222 1.49 simonb #define MIPS3_SR_KSU_USER 0x00000010
223 1.49 simonb #define MIPS3_SR_KSU_SUPER 0x00000008
224 1.49 simonb #define MIPS3_SR_KSU_KERNEL 0x00000000
225 1.49 simonb #define MIPS3_SR_ERL 0x00000004
226 1.49 simonb #define MIPS3_SR_EXL 0x00000002
227 1.49 simonb
228 1.49 simonb #ifdef MIPS3_5900
229 1.49 simonb #undef MIPS_SR_INT_IE
230 1.49 simonb #define MIPS_SR_INT_IE 0x00010001 /* XXX */
231 1.49 simonb #endif
232 1.49 simonb
233 1.49 simonb #define MIPS_SR_SOFT_RESET MIPS3_SR_SOFT_RESET
234 1.49 simonb #define MIPS_SR_DIAG_CH MIPS3_SR_DIAG_CH
235 1.49 simonb #define MIPS_SR_DIAG_CE MIPS3_SR_DIAG_CE
236 1.49 simonb #define MIPS_SR_DIAG_PE MIPS3_SR_DIAG_PE
237 1.49 simonb #define MIPS_SR_KX MIPS3_SR_KX
238 1.49 simonb #define MIPS_SR_SX MIPS3_SR_SX
239 1.49 simonb #define MIPS_SR_UX MIPS3_SR_UX
240 1.49 simonb
241 1.49 simonb #define MIPS_SR_KSU_MASK MIPS3_SR_KSU_MASK
242 1.49 simonb #define MIPS_SR_KSU_USER MIPS3_SR_KSU_USER
243 1.49 simonb #define MIPS_SR_KSU_SUPER MIPS3_SR_KSU_SUPER
244 1.49 simonb #define MIPS_SR_KSU_KERNEL MIPS3_SR_KSU_KERNEL
245 1.49 simonb #define MIPS_SR_ERL MIPS3_SR_ERL
246 1.49 simonb #define MIPS_SR_EXL MIPS3_SR_EXL
247 1.5 jonathan
248 1.1 deraadt
249 1.1 deraadt /*
250 1.1 deraadt * The interrupt masks.
251 1.1 deraadt * If a bit in the mask is 1 then the interrupt is enabled (or pending).
252 1.1 deraadt */
253 1.49 simonb #define MIPS_INT_MASK 0xff00
254 1.49 simonb #define MIPS_INT_MASK_5 0x8000
255 1.49 simonb #define MIPS_INT_MASK_4 0x4000
256 1.49 simonb #define MIPS_INT_MASK_3 0x2000
257 1.49 simonb #define MIPS_INT_MASK_2 0x1000
258 1.49 simonb #define MIPS_INT_MASK_1 0x0800
259 1.49 simonb #define MIPS_INT_MASK_0 0x0400
260 1.49 simonb #define MIPS_HARD_INT_MASK 0xfc00
261 1.49 simonb #define MIPS_SOFT_INT_MASK_1 0x0200
262 1.49 simonb #define MIPS_SOFT_INT_MASK_0 0x0100
263 1.6 jonathan
264 1.11 jonathan /*
265 1.35 jeffs * mips3 CPUs have on-chip timer at INT_MASK_5. Each platform can
266 1.35 jeffs * choose to enable this interrupt.
267 1.11 jonathan */
268 1.35 jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
269 1.49 simonb #define MIPS3_INT_MASK MIPS_INT_MASK
270 1.49 simonb #define MIPS3_HARD_INT_MASK MIPS_HARD_INT_MASK
271 1.35 jeffs #else
272 1.49 simonb #define MIPS3_INT_MASK (MIPS_INT_MASK & ~MIPS_INT_MASK_5)
273 1.49 simonb #define MIPS3_HARD_INT_MASK (MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
274 1.35 jeffs #endif
275 1.5 jonathan
276 1.1 deraadt /*
277 1.1 deraadt * The bits in the context register.
278 1.1 deraadt */
279 1.49 simonb #define MIPS1_CNTXT_PTE_BASE 0xFFE00000
280 1.49 simonb #define MIPS1_CNTXT_BAD_VPN 0x001FFFFC
281 1.5 jonathan
282 1.49 simonb #define MIPS3_CNTXT_PTE_BASE 0xFF800000
283 1.49 simonb #define MIPS3_CNTXT_BAD_VPN2 0x007FFFF0
284 1.1 deraadt
285 1.1 deraadt /*
286 1.15 jonathan * The bits in the MIPS3 config register.
287 1.15 jonathan *
288 1.15 jonathan * bit 0..5: R/W, Bit 6..31: R/O
289 1.15 jonathan */
290 1.15 jonathan
291 1.15 jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
292 1.49 simonb #define MIPS3_CONFIG_K0_MASK 0x00000007
293 1.15 jonathan
294 1.15 jonathan /*
295 1.15 jonathan * R/W Update on Store Conditional
296 1.15 jonathan * 0: Store Conditional uses coherency algorithm specified by TLB
297 1.15 jonathan * 1: Store Conditional uses cacheable coherent update on write
298 1.15 jonathan */
299 1.49 simonb #define MIPS3_CONFIG_CU 0x00000008
300 1.15 jonathan
301 1.49 simonb #define MIPS3_CONFIG_DB 0x00000010 /* Primary D-cache line size */
302 1.49 simonb #define MIPS3_CONFIG_IB 0x00000020 /* Primary I-cache line size */
303 1.49 simonb #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
304 1.17 nisimura (((config) & (bit)) ? 32 : 16)
305 1.15 jonathan
306 1.49 simonb #define MIPS3_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
307 1.49 simonb #define MIPS3_CONFIG_DC_SHIFT 6
308 1.49 simonb #define MIPS3_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
309 1.49 simonb #define MIPS3_CONFIG_IC_SHIFT 9
310 1.49 simonb #define MIPS3_CONFIG_C_DEFBASE 0x1000 /* default base 2^12 */
311 1.61.2.4 skrll
312 1.61.2.4 skrll /* Cache size mode indication: available only on Vr41xx CPUs */
313 1.61.2.4 skrll #define MIPS3_CONFIG_CS 0x00001000
314 1.61.2.4 skrll #define MIPS3_CONFIG_C_4100BASE 0x0400 /* base is 2^10 if CS=1 */
315 1.49 simonb #define MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
316 1.36 chuck ((base) << (((config) & (mask)) >> (shift)))
317 1.59 rafal
318 1.59 rafal /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
319 1.59 rafal #define MIPS3_CONFIG_SE 0x00001000
320 1.15 jonathan
321 1.15 jonathan /* Block ordering: 0: sequential, 1: sub-block */
322 1.49 simonb #define MIPS3_CONFIG_EB 0x00002000
323 1.15 jonathan
324 1.15 jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
325 1.49 simonb #define MIPS3_CONFIG_EM 0x00004000
326 1.15 jonathan
327 1.15 jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
328 1.49 simonb #define MIPS3_CONFIG_BE 0x00008000
329 1.15 jonathan
330 1.15 jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
331 1.49 simonb #define MIPS3_CONFIG_SM 0x00010000
332 1.15 jonathan
333 1.15 jonathan /* Secondary Cache - 0: present, 1: not present */
334 1.49 simonb #define MIPS3_CONFIG_SC 0x00020000
335 1.15 jonathan
336 1.26 castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
337 1.49 simonb #define MIPS3_CONFIG_EW_MASK 0x000c0000
338 1.49 simonb #define MIPS3_CONFIG_EW_SHIFT 18
339 1.15 jonathan
340 1.15 jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
341 1.49 simonb #define MIPS3_CONFIG_SW 0x00100000
342 1.15 jonathan
343 1.15 jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
344 1.49 simonb #define MIPS3_CONFIG_SS 0x00200000
345 1.15 jonathan
346 1.15 jonathan /* Secondary Cache line size */
347 1.49 simonb #define MIPS3_CONFIG_SB_MASK 0x00c00000
348 1.49 simonb #define MIPS3_CONFIG_SB_SHIFT 22
349 1.49 simonb #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
350 1.15 jonathan (0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
351 1.15 jonathan
352 1.33 soren /* Write back data rate */
353 1.49 simonb #define MIPS3_CONFIG_EP_MASK 0x0f000000
354 1.49 simonb #define MIPS3_CONFIG_EP_SHIFT 24
355 1.15 jonathan
356 1.15 jonathan /* System clock ratio - this value is CPU dependent */
357 1.49 simonb #define MIPS3_CONFIG_EC_MASK 0x70000000
358 1.49 simonb #define MIPS3_CONFIG_EC_SHIFT 28
359 1.15 jonathan
360 1.15 jonathan /* Master-Checker Mode - 1: enabled */
361 1.49 simonb #define MIPS3_CONFIG_CM 0x80000000
362 1.15 jonathan
363 1.15 jonathan /*
364 1.61.2.1 skrll * The bits in the MIPS4 config register.
365 1.61.2.1 skrll */
366 1.61.2.1 skrll
367 1.61.2.1 skrll /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
368 1.61.2.1 skrll #define MIPS4_CONFIG_K0_MASK MIPS3_CONFIG_K0_MASK
369 1.61.2.1 skrll #define MIPS4_CONFIG_DN_MASK 0x00000018 /* Device number */
370 1.61.2.1 skrll #define MIPS4_CONFIG_CT 0x00000020 /* CohPrcReqTar */
371 1.61.2.1 skrll #define MIPS4_CONFIG_PE 0x00000040 /* PreElmReq */
372 1.61.2.1 skrll #define MIPS4_CONFIG_PM_MASK 0x00000180 /* PreReqMax */
373 1.61.2.1 skrll #define MIPS4_CONFIG_EC_MASK 0x00001e00 /* SysClkDiv */
374 1.61.2.1 skrll #define MIPS4_CONFIG_SB 0x00002000 /* SCBlkSize */
375 1.61.2.1 skrll #define MIPS4_CONFIG_SK 0x00004000 /* SCColEn */
376 1.61.2.1 skrll #define MIPS4_CONFIG_BE 0x00008000 /* MemEnd */
377 1.61.2.1 skrll #define MIPS4_CONFIG_SS_MASK 0x00070000 /* SCSize */
378 1.61.2.1 skrll #define MIPS4_CONFIG_SC_MASK 0x00380000 /* SCClkDiv */
379 1.61.2.1 skrll #define MIPS4_CONFIG_RESERVED 0x03c00000 /* Reserved wired 0 */
380 1.61.2.1 skrll #define MIPS4_CONFIG_DC_MASK 0x1c000000 /* Primary D-Cache size */
381 1.61.2.1 skrll #define MIPS4_CONFIG_IC_MASK 0xe0000000 /* Primary I-Cache size */
382 1.61.2.1 skrll
383 1.61.2.1 skrll #define MIPS4_CONFIG_DC_SHIFT 26
384 1.61.2.1 skrll #define MIPS4_CONFIG_IC_SHIFT 29
385 1.61.2.1 skrll
386 1.61.2.1 skrll #define MIPS4_CONFIG_CACHE_SIZE(config, mask, base, shift) \
387 1.61.2.1 skrll ((base) << (((config) & (mask)) >> (shift)))
388 1.61.2.1 skrll
389 1.61.2.1 skrll #define MIPS4_CONFIG_CACHE_L2_LSIZE(config) \
390 1.61.2.1 skrll (((config) & MIPS4_CONFIG_SB) ? 128 : 64)
391 1.61.2.1 skrll
392 1.61.2.1 skrll /*
393 1.1 deraadt * Location of exception vectors.
394 1.5 jonathan *
395 1.5 jonathan * Common vectors: reset and UTLB miss.
396 1.1 deraadt */
397 1.49 simonb #define MIPS_RESET_EXC_VEC 0xBFC00000
398 1.49 simonb #define MIPS_UTLB_MISS_EXC_VEC 0x80000000
399 1.49 simonb
400 1.49 simonb /*
401 1.49 simonb * MIPS-1 general exception vector (everything else)
402 1.49 simonb */
403 1.49 simonb #define MIPS1_GEN_EXC_VEC 0x80000080
404 1.49 simonb
405 1.49 simonb /*
406 1.49 simonb * MIPS-III exception vectors
407 1.49 simonb */
408 1.49 simonb #define MIPS3_XTLB_MISS_EXC_VEC 0x80000080
409 1.49 simonb #define MIPS3_CACHE_ERR_EXC_VEC 0x80000100
410 1.49 simonb #define MIPS3_GEN_EXC_VEC 0x80000180
411 1.5 jonathan
412 1.5 jonathan /*
413 1.49 simonb * TX79 (R5900) exception vectors
414 1.5 jonathan */
415 1.49 simonb #define MIPS_R5900_COUNTER_EXC_VEC 0x80000080
416 1.49 simonb #define MIPS_R5900_DEBUG_EXC_VEC 0x80000100
417 1.5 jonathan
418 1.5 jonathan /*
419 1.49 simonb * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
420 1.5 jonathan */
421 1.49 simonb #define MIPS3_INTR_EXC_VEC 0x80000200
422 1.5 jonathan
423 1.5 jonathan /*
424 1.1 deraadt * Coprocessor 0 registers:
425 1.1 deraadt *
426 1.46 simonb * v--- width for mips I,III,32,64
427 1.46 simonb * (3=32bit, 6=64bit, i=impl dep)
428 1.46 simonb * 0 MIPS_COP_0_TLB_INDEX 3333 TLB Index.
429 1.46 simonb * 1 MIPS_COP_0_TLB_RANDOM 3333 TLB Random.
430 1.46 simonb * 2 MIPS_COP_0_TLB_LOW 3... r3k TLB entry low.
431 1.46 simonb * 2 MIPS_COP_0_TLB_LO0 .636 r4k TLB entry low.
432 1.46 simonb * 3 MIPS_COP_0_TLB_LO1 .636 r4k TLB entry low, extended.
433 1.46 simonb * 4 MIPS_COP_0_TLB_CONTEXT 3636 TLB Context.
434 1.46 simonb * 5 MIPS_COP_0_TLB_PG_MASK .333 TLB Page Mask register.
435 1.46 simonb * 6 MIPS_COP_0_TLB_WIRED .333 Wired TLB number.
436 1.46 simonb * 8 MIPS_COP_0_BAD_VADDR 3636 Bad virtual address.
437 1.46 simonb * 9 MIPS_COP_0_COUNT .333 Count register.
438 1.46 simonb * 10 MIPS_COP_0_TLB_HI 3636 TLB entry high.
439 1.46 simonb * 11 MIPS_COP_0_COMPARE .333 Compare (against Count).
440 1.46 simonb * 12 MIPS_COP_0_STATUS 3333 Status register.
441 1.46 simonb * 13 MIPS_COP_0_CAUSE 3333 Exception cause register.
442 1.46 simonb * 14 MIPS_COP_0_EXC_PC 3636 Exception PC.
443 1.46 simonb * 15 MIPS_COP_0_PRID 3333 Processor revision identifier.
444 1.46 simonb * 16 MIPS_COP_0_CONFIG 3333 Configuration register.
445 1.46 simonb * 16/1 MIPS_COP_0_CONFIG1 ..33 Configuration register 1.
446 1.46 simonb * 16/2 MIPS_COP_0_CONFIG2 ..33 Configuration register 2.
447 1.46 simonb * 16/3 MIPS_COP_0_CONFIG3 ..33 Configuration register 3.
448 1.46 simonb * 17 MIPS_COP_0_LLADDR .336 Load Linked Address.
449 1.46 simonb * 18 MIPS_COP_0_WATCH_LO .336 WatchLo register.
450 1.46 simonb * 19 MIPS_COP_0_WATCH_HI .333 WatchHi register.
451 1.46 simonb * 20 MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
452 1.46 simonb * 23 MIPS_COP_0_DEBUG .... Debug JTAG register.
453 1.46 simonb * 24 MIPS_COP_0_DEPC .... DEPC JTAG register.
454 1.46 simonb * 25 MIPS_COP_0_PERFCNT ..36 Performance Counter register.
455 1.46 simonb * 26 MIPS_COP_0_ECC .3ii ECC / Error Control register.
456 1.46 simonb * 27 MIPS_COP_0_CACHE_ERR .3ii Cache Error register.
457 1.46 simonb * 28/0 MIPS_COP_0_TAG_LO .3ii Cache TagLo register (instr).
458 1.46 simonb * 28/1 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (instr).
459 1.46 simonb * 28/2 MIPS_COP_0_TAG_LO ..ii Cache TagLo register (data).
460 1.46 simonb * 28/3 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (data).
461 1.46 simonb * 29/0 MIPS_COP_0_TAG_HI .3ii Cache TagHi register (instr).
462 1.46 simonb * 29/1 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (instr).
463 1.46 simonb * 29/2 MIPS_COP_0_TAG_HI ..ii Cache TagHi register (data).
464 1.46 simonb * 29/3 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (data).
465 1.46 simonb * 30 MIPS_COP_0_ERROR_PC .636 Error EPC register.
466 1.46 simonb * 31 MIPS_COP_0_DESAVE .... DESAVE JTAG register.
467 1.1 deraadt */
468 1.49 simonb #ifdef _LOCORE
469 1.49 simonb #define _(n) __CONCAT($,n)
470 1.49 simonb #else
471 1.49 simonb #define _(n) n
472 1.49 simonb #endif
473 1.49 simonb #define MIPS_COP_0_TLB_INDEX _(0)
474 1.49 simonb #define MIPS_COP_0_TLB_RANDOM _(1)
475 1.22 nisimura /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
476 1.5 jonathan
477 1.49 simonb #define MIPS_COP_0_TLB_CONTEXT _(4)
478 1.5 jonathan /* $5 and $6 new with MIPS-III */
479 1.49 simonb #define MIPS_COP_0_BAD_VADDR _(8)
480 1.49 simonb #define MIPS_COP_0_TLB_HI _(10)
481 1.49 simonb #define MIPS_COP_0_STATUS _(12)
482 1.49 simonb #define MIPS_COP_0_CAUSE _(13)
483 1.49 simonb #define MIPS_COP_0_EXC_PC _(14)
484 1.49 simonb #define MIPS_COP_0_PRID _(15)
485 1.1 deraadt
486 1.5 jonathan
487 1.18 nisimura /* MIPS-I */
488 1.49 simonb #define MIPS_COP_0_TLB_LOW _(2)
489 1.5 jonathan
490 1.18 nisimura /* MIPS-III */
491 1.49 simonb #define MIPS_COP_0_TLB_LO0 _(2)
492 1.49 simonb #define MIPS_COP_0_TLB_LO1 _(3)
493 1.5 jonathan
494 1.49 simonb #define MIPS_COP_0_TLB_PG_MASK _(5)
495 1.49 simonb #define MIPS_COP_0_TLB_WIRED _(6)
496 1.14 jonathan
497 1.49 simonb #define MIPS_COP_0_COUNT _(9)
498 1.49 simonb #define MIPS_COP_0_COMPARE _(11)
499 1.5 jonathan
500 1.49 simonb #define MIPS_COP_0_CONFIG _(16)
501 1.49 simonb #define MIPS_COP_0_LLADDR _(17)
502 1.49 simonb #define MIPS_COP_0_WATCH_LO _(18)
503 1.49 simonb #define MIPS_COP_0_WATCH_HI _(19)
504 1.49 simonb #define MIPS_COP_0_TLB_XCONTEXT _(20)
505 1.49 simonb #define MIPS_COP_0_ECC _(26)
506 1.49 simonb #define MIPS_COP_0_CACHE_ERR _(27)
507 1.49 simonb #define MIPS_COP_0_TAG_LO _(28)
508 1.49 simonb #define MIPS_COP_0_TAG_HI _(29)
509 1.49 simonb #define MIPS_COP_0_ERROR_PC _(30)
510 1.5 jonathan
511 1.40 simonb /* MIPS32/64 */
512 1.49 simonb #define MIPS_COP_0_DEBUG _(23)
513 1.49 simonb #define MIPS_COP_0_DEPC _(24)
514 1.49 simonb #define MIPS_COP_0_PERFCNT _(25)
515 1.49 simonb #define MIPS_COP_0_DATA_LO _(28)
516 1.49 simonb #define MIPS_COP_0_DATA_HI _(29)
517 1.49 simonb #define MIPS_COP_0_DESAVE _(31)
518 1.5 jonathan
519 1.1 deraadt /*
520 1.1 deraadt * Values for the code field in a break instruction.
521 1.1 deraadt */
522 1.49 simonb #define MIPS_BREAK_INSTR 0x0000000d
523 1.49 simonb #define MIPS_BREAK_VAL_MASK 0x03ff0000
524 1.49 simonb #define MIPS_BREAK_VAL_SHIFT 16
525 1.49 simonb #define MIPS_BREAK_KDB_VAL 512
526 1.49 simonb #define MIPS_BREAK_SSTEP_VAL 513
527 1.49 simonb #define MIPS_BREAK_BRKPT_VAL 514
528 1.49 simonb #define MIPS_BREAK_SOVER_VAL 515
529 1.49 simonb #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
530 1.13 jonathan (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
531 1.49 simonb #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
532 1.13 jonathan (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
533 1.49 simonb #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
534 1.13 jonathan (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
535 1.49 simonb #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
536 1.13 jonathan (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
537 1.1 deraadt
538 1.1 deraadt /*
539 1.1 deraadt * Mininum and maximum cache sizes.
540 1.1 deraadt */
541 1.49 simonb #define MIPS_MIN_CACHE_SIZE (16 * 1024)
542 1.49 simonb #define MIPS_MAX_CACHE_SIZE (256 * 1024)
543 1.49 simonb #define MIPS3_MAX_PCACHE_SIZE (32 * 1024) /* max. primary cache size */
544 1.1 deraadt
545 1.1 deraadt /*
546 1.1 deraadt * The floating point version and status registers.
547 1.1 deraadt */
548 1.49 simonb #define MIPS_FPU_ID $0
549 1.49 simonb #define MIPS_FPU_CSR $31
550 1.1 deraadt
551 1.1 deraadt /*
552 1.1 deraadt * The floating point coprocessor status register bits.
553 1.1 deraadt */
554 1.49 simonb #define MIPS_FPU_ROUNDING_BITS 0x00000003
555 1.49 simonb #define MIPS_FPU_ROUND_RN 0x00000000
556 1.49 simonb #define MIPS_FPU_ROUND_RZ 0x00000001
557 1.49 simonb #define MIPS_FPU_ROUND_RP 0x00000002
558 1.49 simonb #define MIPS_FPU_ROUND_RM 0x00000003
559 1.49 simonb #define MIPS_FPU_STICKY_BITS 0x0000007c
560 1.49 simonb #define MIPS_FPU_STICKY_INEXACT 0x00000004
561 1.49 simonb #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
562 1.49 simonb #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
563 1.49 simonb #define MIPS_FPU_STICKY_DIV0 0x00000020
564 1.49 simonb #define MIPS_FPU_STICKY_INVALID 0x00000040
565 1.49 simonb #define MIPS_FPU_ENABLE_BITS 0x00000f80
566 1.49 simonb #define MIPS_FPU_ENABLE_INEXACT 0x00000080
567 1.49 simonb #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
568 1.49 simonb #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
569 1.49 simonb #define MIPS_FPU_ENABLE_DIV0 0x00000400
570 1.49 simonb #define MIPS_FPU_ENABLE_INVALID 0x00000800
571 1.49 simonb #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
572 1.49 simonb #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
573 1.49 simonb #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
574 1.49 simonb #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
575 1.49 simonb #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
576 1.49 simonb #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
577 1.49 simonb #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
578 1.49 simonb #define MIPS_FPU_COND_BIT 0x00800000
579 1.49 simonb #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
580 1.49 simonb #define MIPS1_FPC_MBZ_BITS 0xff7c0000
581 1.49 simonb #define MIPS3_FPC_MBZ_BITS 0xfe7c0000
582 1.5 jonathan
583 1.1 deraadt
584 1.1 deraadt /*
585 1.1 deraadt * Constants to determine if have a floating point instruction.
586 1.1 deraadt */
587 1.49 simonb #define MIPS_OPCODE_SHIFT 26
588 1.49 simonb #define MIPS_OPCODE_C1 0x11
589 1.1 deraadt
590 1.5 jonathan
591 1.1 deraadt /*
592 1.1 deraadt * The low part of the TLB entry.
593 1.1 deraadt */
594 1.49 simonb #define MIPS1_TLB_PFN 0xfffff000
595 1.49 simonb #define MIPS1_TLB_NON_CACHEABLE_BIT 0x00000800
596 1.49 simonb #define MIPS1_TLB_DIRTY_BIT 0x00000400
597 1.49 simonb #define MIPS1_TLB_VALID_BIT 0x00000200
598 1.49 simonb #define MIPS1_TLB_GLOBAL_BIT 0x00000100
599 1.49 simonb
600 1.49 simonb #define MIPS3_TLB_PFN 0x3fffffc0
601 1.49 simonb #define MIPS3_TLB_ATTR_MASK 0x00000038
602 1.49 simonb #define MIPS3_TLB_ATTR_SHIFT 3
603 1.49 simonb #define MIPS3_TLB_DIRTY_BIT 0x00000004
604 1.49 simonb #define MIPS3_TLB_VALID_BIT 0x00000002
605 1.49 simonb #define MIPS3_TLB_GLOBAL_BIT 0x00000001
606 1.49 simonb
607 1.49 simonb #define MIPS1_TLB_PHYS_PAGE_SHIFT 12
608 1.49 simonb #define MIPS3_TLB_PHYS_PAGE_SHIFT 6
609 1.49 simonb #define MIPS1_TLB_PF_NUM MIPS1_TLB_PFN
610 1.49 simonb #define MIPS3_TLB_PF_NUM MIPS3_TLB_PFN
611 1.49 simonb #define MIPS1_TLB_MOD_BIT MIPS1_TLB_DIRTY_BIT
612 1.49 simonb #define MIPS3_TLB_MOD_BIT MIPS3_TLB_DIRTY_BIT
613 1.22 nisimura
614 1.15 jonathan /*
615 1.15 jonathan * MIPS3_TLB_ATTR values - coherency algorithm:
616 1.15 jonathan * 0: cacheable, noncoherent, write-through, no write allocate
617 1.15 jonathan * 1: cacheable, noncoherent, write-through, write allocate
618 1.15 jonathan * 2: uncached
619 1.15 jonathan * 3: cacheable, noncoherent, write-back (noncoherent)
620 1.15 jonathan * 4: cacheable, coherent, write-back, exclusive (exclusive)
621 1.15 jonathan * 5: cacheable, coherent, write-back, exclusive on write (sharable)
622 1.15 jonathan * 6: cacheable, coherent, write-back, update on write (update)
623 1.16 jonathan * 7: uncached, accelerated (gather STORE operations)
624 1.15 jonathan */
625 1.49 simonb #define MIPS3_TLB_ATTR_WT 0 /* IDT */
626 1.49 simonb #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
627 1.49 simonb #define MIPS3_TLB_ATTR_UNCACHED 2 /* R4000/R4400, IDT */
628 1.49 simonb #define MIPS3_TLB_ATTR_WB_NONCOHERENT 3 /* R4000/R4400, IDT */
629 1.49 simonb #define MIPS3_TLB_ATTR_WB_EXCLUSIVE 4 /* R4000/R4400 */
630 1.49 simonb #define MIPS3_TLB_ATTR_WB_SHARABLE 5 /* R4000/R4400 */
631 1.49 simonb #define MIPS3_TLB_ATTR_WB_UPDATE 6 /* R4000/R4400 */
632 1.49 simonb #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
633 1.15 jonathan
634 1.1 deraadt
635 1.1 deraadt /*
636 1.1 deraadt * The high part of the TLB entry.
637 1.1 deraadt */
638 1.49 simonb #define MIPS1_TLB_VPN 0xfffff000
639 1.49 simonb #define MIPS1_TLB_PID 0x00000fc0
640 1.49 simonb #define MIPS1_TLB_PID_SHIFT 6
641 1.49 simonb
642 1.49 simonb #define MIPS3_TLB_VPN2 0xffffe000
643 1.49 simonb #define MIPS3_TLB_ASID 0x000000ff
644 1.49 simonb
645 1.49 simonb #define MIPS1_TLB_VIRT_PAGE_NUM MIPS1_TLB_VPN
646 1.49 simonb #define MIPS3_TLB_VIRT_PAGE_NUM MIPS3_TLB_VPN2
647 1.49 simonb #define MIPS3_TLB_PID MIPS3_TLB_ASID
648 1.49 simonb #define MIPS_TLB_VIRT_PAGE_SHIFT 12
649 1.5 jonathan
650 1.1 deraadt /*
651 1.5 jonathan * r3000: shift count to put the index in the right spot.
652 1.1 deraadt */
653 1.49 simonb #define MIPS1_TLB_INDEX_SHIFT 8
654 1.1 deraadt
655 1.1 deraadt /*
656 1.49 simonb * The first TLB that write random hits.
657 1.1 deraadt */
658 1.49 simonb #define MIPS1_TLB_FIRST_RAND_ENTRY 8
659 1.49 simonb #define MIPS3_TLB_WIRED_UPAGES 1
660 1.1 deraadt
661 1.1 deraadt /*
662 1.1 deraadt * The number of process id entries.
663 1.1 deraadt */
664 1.49 simonb #define MIPS1_TLB_NUM_PIDS 64
665 1.49 simonb #define MIPS3_TLB_NUM_ASIDS 256
666 1.11 jonathan
667 1.11 jonathan /*
668 1.22 nisimura * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
669 1.11 jonathan */
670 1.5 jonathan
671 1.49 simonb /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
672 1.49 simonb
673 1.49 simonb #if !(defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
674 1.49 simonb && defined(MIPS1) /* XXX simonb must be neater! */
675 1.49 simonb #define MIPS_TLB_PID_SHIFT MIPS1_TLB_PID_SHIFT
676 1.49 simonb #define MIPS_TLB_NUM_PIDS MIPS1_TLB_NUM_PIDS
677 1.12 jonathan #endif
678 1.11 jonathan
679 1.49 simonb #if (defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
680 1.49 simonb && !defined(MIPS1) /* XXX simonb must be neater! */
681 1.49 simonb #define MIPS_TLB_PID_SHIFT 0
682 1.49 simonb #define MIPS_TLB_NUM_PIDS MIPS3_TLB_NUM_ASIDS
683 1.12 jonathan #endif
684 1.12 jonathan
685 1.12 jonathan
686 1.49 simonb #if !defined(MIPS_TLB_PID_SHIFT)
687 1.49 simonb #define MIPS_TLB_PID_SHIFT \
688 1.49 simonb ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
689 1.12 jonathan
690 1.49 simonb #define MIPS_TLB_NUM_PIDS \
691 1.49 simonb ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
692 1.8 mhitch #endif
693 1.1 deraadt
694 1.1 deraadt /*
695 1.45 simonb * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
696 1.18 nisimura */
697 1.49 simonb #define MIPS_R2000 0x01 /* MIPS R2000 ISA I */
698 1.49 simonb #define MIPS_R3000 0x02 /* MIPS R3000 ISA I */
699 1.49 simonb #define MIPS_R6000 0x03 /* MIPS R6000 ISA II */
700 1.49 simonb #define MIPS_R4000 0x04 /* MIPS R4000/R4400 ISA III */
701 1.49 simonb #define MIPS_R3LSI 0x05 /* LSI Logic R3000 derivative ISA I */
702 1.49 simonb #define MIPS_R6000A 0x06 /* MIPS R6000A ISA II */
703 1.49 simonb #define MIPS_R3IDT 0x07 /* IDT R3041 or RC36100 ISA I */
704 1.49 simonb #define MIPS_R10000 0x09 /* MIPS R10000 ISA IV */
705 1.49 simonb #define MIPS_R4200 0x0a /* NEC VR4200 ISA III */
706 1.49 simonb #define MIPS_R4300 0x0b /* NEC VR4300 ISA III */
707 1.49 simonb #define MIPS_R4100 0x0c /* NEC VR4100 ISA III */
708 1.49 simonb #define MIPS_R12000 0x0e /* MIPS R12000 ISA IV */
709 1.49 simonb #define MIPS_R14000 0x0f /* MIPS R14000 ISA IV */
710 1.49 simonb #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
711 1.49 simonb #define MIPS_RC32300 0x18 /* IDT RC32334,332,355 ISA 32 */
712 1.49 simonb #define MIPS_R4600 0x20 /* QED R4600 Orion ISA III */
713 1.49 simonb #define MIPS_R4700 0x21 /* QED R4700 Orion ISA III */
714 1.49 simonb #define MIPS_R3SONY 0x21 /* Sony R3000 based ISA I */
715 1.49 simonb #define MIPS_R4650 0x22 /* QED R4650 ISA III */
716 1.49 simonb #define MIPS_TX3900 0x22 /* Toshiba TX39 family ISA I */
717 1.49 simonb #define MIPS_R5000 0x23 /* MIPS R5000 ISA IV */
718 1.49 simonb #define MIPS_R3NKK 0x23 /* NKK R3000 based ISA I */
719 1.49 simonb #define MIPS_RC32364 0x26 /* IDT RC32364 ISA 32 */
720 1.49 simonb #define MIPS_RM7000 0x27 /* QED RM7000 ISA IV */
721 1.49 simonb #define MIPS_RM5200 0x28 /* QED RM5200s ISA IV */
722 1.49 simonb #define MIPS_TX4900 0x2d /* Toshiba TX49 family ISA III */
723 1.49 simonb #define MIPS_R5900 0x2e /* Toshiba R5900 (EECore) ISA --- */
724 1.49 simonb #define MIPS_RC64470 0x30 /* IDT RC64474/RC64475 ISA III */
725 1.57 nisimura #define MIPS_TX7900 0x38 /* Toshiba TX79 ISA III+*/
726 1.49 simonb #define MIPS_R5400 0x54 /* NEC VR5400 ISA IV */
727 1.57 nisimura #define MIPS_R5500 0x55 /* NEC VR5500 ISA IV */
728 1.49 simonb
729 1.49 simonb /*
730 1.49 simonb * CPU revision IDs for some prehistoric processors.
731 1.49 simonb */
732 1.49 simonb
733 1.49 simonb /* For MIPS_R3000 */
734 1.49 simonb #define MIPS_REV_R3000 0x20
735 1.49 simonb #define MIPS_REV_R3000A 0x30
736 1.49 simonb
737 1.49 simonb /* For MIPS_TX3900 */
738 1.49 simonb #define MIPS_REV_TX3912 0x10
739 1.49 simonb #define MIPS_REV_TX3922 0x30
740 1.49 simonb #define MIPS_REV_TX3927 0x40
741 1.49 simonb
742 1.49 simonb /* For MIPS_R4000 */
743 1.49 simonb #define MIPS_REV_R4000_A 0x00
744 1.61.2.1 skrll #define MIPS_REV_R4000_B 0x22
745 1.61.2.1 skrll #define MIPS_REV_R4000_C 0x30
746 1.49 simonb #define MIPS_REV_R4400_A 0x40
747 1.49 simonb #define MIPS_REV_R4400_B 0x50
748 1.50 simonb #define MIPS_REV_R4400_C 0x60
749 1.56 simonb
750 1.56 simonb /* For MIPS_TX4900 */
751 1.56 simonb #define MIPS_REV_TX4927 0x22
752 1.44 simonb
753 1.44 simonb /*
754 1.45 simonb * CPU processor revision IDs for company ID == 1 (MIPS)
755 1.44 simonb */
756 1.49 simonb #define MIPS_4Kc 0x80 /* MIPS 4Kc ISA 32 */
757 1.49 simonb #define MIPS_5Kc 0x81 /* MIPS 5Kc ISA 64 */
758 1.53 simonb #define MIPS_20Kc 0x82 /* MIPS 20Kc ISA 64 */
759 1.61.2.1 skrll #define MIPS_4Kmp 0x83 /* MIPS 4Km/4Kp ISA 32 */
760 1.49 simonb #define MIPS_4KEc 0x84 /* MIPS 4KEc ISA 32 */
761 1.61.2.1 skrll #define MIPS_4KEmp 0x85 /* MIPS 4KEm/4KEp ISA 32 */
762 1.49 simonb #define MIPS_4KSc 0x86 /* MIPS 4KSc ISA 32 */
763 1.61.2.1 skrll #define MIPS_M4K 0x87 /* MIPS M4K ISA 32 Rel 2 */
764 1.61.2.1 skrll #define MIPS_25Kf 0x88 /* MIPS 25Kf ISA 64 */
765 1.61.2.1 skrll #define MIPS_5KE 0x89 /* MIPS 5KE ISA 64 Rel 2 */
766 1.61.2.1 skrll #define MIPS_4KEc_R2 0x90 /* MIPS 4KEc_R2 ISA 32 Rel 2 */
767 1.61.2.1 skrll #define MIPS_4KEmp_R2 0x91 /* MIPS 4KEm/4KEp_R2 ISA 32 Rel 2 */
768 1.61.2.1 skrll #define MIPS_4KSd 0x92 /* MIPS 4KSd ISA 32 Rel 2 */
769 1.44 simonb
770 1.44 simonb /*
771 1.55 simonb * Alchemy (company ID 3) use the processor ID field to donote the CPU core
772 1.55 simonb * revision and the company options field do donate the SOC chip type.
773 1.44 simonb */
774 1.55 simonb /* CPU processor revision IDs */
775 1.55 simonb #define MIPS_AU_REV1 0x01 /* Alchemy Au1000 (Rev 1) ISA 32 */
776 1.55 simonb #define MIPS_AU_REV2 0x02 /* Alchemy Au1000 (Rev 2) ISA 32 */
777 1.55 simonb /* CPU company options IDs */
778 1.55 simonb #define MIPS_AU1000 0x00
779 1.55 simonb #define MIPS_AU1500 0x01
780 1.55 simonb #define MIPS_AU1100 0x02
781 1.44 simonb
782 1.44 simonb /*
783 1.45 simonb * CPU processor revision IDs for company ID == 4 (SiByte)
784 1.44 simonb */
785 1.49 simonb #define MIPS_SB1 0x01 /* SiByte SB1 ISA 64 */
786 1.49 simonb
787 1.49 simonb /*
788 1.49 simonb * CPU processor revision IDs for company ID == 5 (SandCraft)
789 1.49 simonb */
790 1.49 simonb #define MIPS_SR7100 0x04 /* SandCraft SR7100 ISA 64 */
791 1.18 nisimura
792 1.18 nisimura /*
793 1.18 nisimura * FPU processor revision ID
794 1.18 nisimura */
795 1.49 simonb #define MIPS_SOFT 0x00 /* Software emulation ISA I */
796 1.49 simonb #define MIPS_R2360 0x01 /* MIPS R2360 FPC ISA I */
797 1.49 simonb #define MIPS_R2010 0x02 /* MIPS R2010 FPC ISA I */
798 1.49 simonb #define MIPS_R3010 0x03 /* MIPS R3010 FPC ISA I */
799 1.49 simonb #define MIPS_R6010 0x04 /* MIPS R6010 FPC ISA II */
800 1.49 simonb #define MIPS_R4010 0x05 /* MIPS R4010 FPC ISA II */
801 1.49 simonb #define MIPS_R31LSI 0x06 /* LSI Logic derivate ISA I */
802 1.49 simonb #define MIPS_R3TOSH 0x22 /* Toshiba R3000 based FPU ISA I */
803 1.24 uch
804 1.24 uch #ifdef ENABLE_MIPS_TX3900
805 1.24 uch #include <mips/r3900regs.h>
806 1.47 uch #endif
807 1.47 uch #ifdef MIPS3_5900
808 1.49 simonb #include <mips/r5900regs.h>
809 1.58 simonb #endif
810 1.58 simonb #ifdef MIPS64_SB1
811 1.58 simonb #include <mips/sb1regs.h>
812 1.24 uch #endif
813 1.1 deraadt
814 1.10 jonathan #endif /* _MIPS_CPUREGS_H_ */
815