Home | History | Annotate | Line # | Download | only in include
cpuregs.h revision 1.74.28.16
      1  1.74.28.16     cliff /*	$NetBSD: cpuregs.h,v 1.74.28.16 2010/03/21 18:18:51 cliff Exp $	*/
      2         1.4       cgd 
      3         1.1   deraadt /*
      4         1.2     glass  * Copyright (c) 1992, 1993
      5         1.2     glass  *	The Regents of the University of California.  All rights reserved.
      6         1.1   deraadt  *
      7         1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8         1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9         1.1   deraadt  *
     10         1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11         1.1   deraadt  * modification, are permitted provided that the following conditions
     12         1.1   deraadt  * are met:
     13         1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14         1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15         1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16         1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17         1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18        1.62       agc  * 3. Neither the name of the University nor the names of its contributors
     19         1.1   deraadt  *    may be used to endorse or promote products derived from this software
     20         1.1   deraadt  *    without specific prior written permission.
     21         1.1   deraadt  *
     22         1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23         1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24         1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25         1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26         1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27         1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28         1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29         1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30         1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31         1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32         1.1   deraadt  * SUCH DAMAGE.
     33         1.1   deraadt  *
     34        1.22  nisimura  *	@(#)machConst.h 8.1 (Berkeley) 6/10/93
     35         1.1   deraadt  *
     36         1.1   deraadt  * machConst.h --
     37         1.1   deraadt  *
     38         1.1   deraadt  *	Machine dependent constants.
     39         1.1   deraadt  *
     40         1.1   deraadt  *	Copyright (C) 1989 Digital Equipment Corporation.
     41         1.1   deraadt  *	Permission to use, copy, modify, and distribute this software and
     42         1.1   deraadt  *	its documentation for any purpose and without fee is hereby granted,
     43         1.1   deraadt  *	provided that the above copyright notice appears in all copies.
     44         1.1   deraadt  *	Digital Equipment Corporation makes no representations about the
     45         1.1   deraadt  *	suitability of this software for any purpose.  It is provided "as is"
     46         1.1   deraadt  *	without express or implied warranty.
     47         1.1   deraadt  *
     48         1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
     49        1.22  nisimura  *	v 9.2 89/10/21 15:55:22 jhh Exp	 SPRITE (DECWRL)
     50         1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
     51        1.22  nisimura  *	v 1.2 89/08/15 18:28:21 rab Exp	 SPRITE (DECWRL)
     52         1.1   deraadt  * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
     53         1.2     glass  *	v 9.1 89/09/18 17:33:00 shirriff Exp  SPRITE (DECWRL)
     54         1.1   deraadt  */
     55         1.1   deraadt 
     56        1.10  jonathan #ifndef _MIPS_CPUREGS_H_
     57        1.49    simonb #define	_MIPS_CPUREGS_H_
     58         1.1   deraadt 
     59        1.49    simonb #include <sys/cdefs.h>		/* For __CONCAT() */
     60        1.58    simonb 
     61        1.58    simonb #if defined(_KERNEL_OPT)
     62        1.58    simonb #include "opt_cputype.h"
     63        1.58    simonb #endif
     64        1.58    simonb 
     65        1.13  jonathan /*
     66        1.13  jonathan  * Address space.
     67        1.13  jonathan  * 32-bit mips CPUS partition their 32-bit address space into four segments:
     68        1.13  jonathan  *
     69        1.13  jonathan  * kuseg   0x00000000 - 0x7fffffff  User virtual mem,  mapped
     70        1.13  jonathan  * kseg0   0x80000000 - 0x9fffffff  Physical memory, cached, unmapped
     71        1.13  jonathan  * kseg1   0xa0000000 - 0xbfffffff  Physical memory, uncached, unmapped
     72        1.13  jonathan  * kseg2   0xc0000000 - 0xffffffff  kernel-virtual,  mapped
     73        1.13  jonathan  *
     74        1.13  jonathan  * mips1 physical memory is limited to 512Mbytes, which is
     75        1.13  jonathan  * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
     76        1.13  jonathan  * Caching of mapped addresses is controlled by bits in the TLB entry.
     77        1.13  jonathan  */
     78        1.13  jonathan 
     79   1.74.28.6      matt #ifdef _LP64
     80   1.74.28.6      matt #define	MIPS_XUSEG_START		(0L << 62)
     81   1.74.28.6      matt #define	MIPS_XUSEG_P(x)			(((uint64_t)(x) >> 62) == 0)
     82   1.74.28.6      matt #define	MIPS_USEG_P(x)			((uintptr_t)(x) < 0x80000000L)
     83   1.74.28.6      matt #define	MIPS_XSSEG_START		(1L << 62)
     84   1.74.28.6      matt #define	MIPS_XSSEG_P(x)			(((uint64_t)(x) >> 62) == 1)
     85   1.74.28.6      matt #endif
     86   1.74.28.2      matt 
     87   1.74.28.2      matt /*
     88   1.74.28.2      matt  * MIPS addresses are signed and we defining as negative so that
     89   1.74.28.2      matt  * in LP64 kern they get sign-extended correctly.
     90   1.74.28.2      matt  */
     91   1.74.28.5      matt #ifndef _LOCORE
     92   1.74.28.5      matt #define	MIPS_KSEG0_START		(-0x7fffffffL-1) /* 0x80000000 */
     93   1.74.28.5      matt #define	MIPS_KSEG1_START		-0x60000000L	/* 0xa0000000 */
     94   1.74.28.5      matt #define	MIPS_KSEG2_START		-0x40000000L	/* 0xc0000000 */
     95   1.74.28.5      matt #define	MIPS_MAX_MEM_ADDR		-0x42000000L	/* 0xbe000000 */
     96   1.74.28.5      matt #define	MIPS_RESERVED_ADDR		-0x40380000L	/* 0xbfc80000 */
     97   1.74.28.5      matt #endif
     98        1.49    simonb 
     99        1.49    simonb #define	MIPS_PHYS_MASK			0x1fffffff
    100        1.49    simonb 
    101        1.71      matt #define	MIPS_KSEG0_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    102   1.74.28.2      matt #define	MIPS_PHYS_TO_KSEG0(x)	((uintptr_t)(x) | (intptr_t)MIPS_KSEG0_START)
    103        1.71      matt #define	MIPS_KSEG1_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    104   1.74.28.2      matt #define	MIPS_PHYS_TO_KSEG1(x)	((uintptr_t)(x) | (intptr_t)MIPS_KSEG1_START)
    105        1.13  jonathan 
    106   1.74.28.7      matt #define	MIPS_KSEG0_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG0_START)
    107   1.74.28.7      matt #define	MIPS_KSEG1_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG1_START)
    108   1.74.28.6      matt #define	MIPS_KSEG2_P(x)		((uintptr_t)MIPS_KSEG2_START <= (uintptr_t)(x))
    109   1.74.28.6      matt 
    110        1.13  jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
    111        1.49    simonb #define	MIPS3_VA_TO_CINDEX(x) \
    112   1.74.28.2      matt 		(((intptr_t)(x) & 0xffffff) | MIPS_KSEG0_START)
    113   1.74.28.6      matt 
    114  1.74.28.11     cliff #ifndef _LOCORE
    115   1.74.28.2      matt #define	MIPS_XSEG_MASK		(0x3fffffffffffffffLL)
    116   1.74.28.2      matt #define	MIPS_XKSEG_START	(0x3ULL << 62)
    117   1.74.28.1      matt #define	MIPS_XKSEG_P(x)		(((uint64_t)(x) >> 62) == 3)
    118   1.74.28.1      matt 
    119   1.74.28.2      matt #define	MIPS_XKPHYS_START	(0x2ULL << 62)
    120   1.74.28.8      matt #define	MIPS_PHYS_TO_XKPHYS_UNCACHED(x) \
    121   1.74.28.8      matt 	(MIPS_XKPHYS_START | ((uint64_t)(CCA_UNCACHED) << 59) | (x))
    122   1.74.28.8      matt #define	MIPS_PHYS_TO_XKPHYS_CACHED(x) \
    123  1.74.28.13      matt 	(mips_options.mips3_xkphys_cached | (x))
    124        1.49    simonb #define	MIPS_PHYS_TO_XKPHYS(cca,x) \
    125   1.74.28.2      matt 	(MIPS_XKPHYS_START | ((uint64_t)(cca) << 59) | (x))
    126   1.74.28.8      matt #define	MIPS_XKPHYS_TO_PHYS(x)	((uint64_t)(x) & 0x07ffffffffffffffLL)
    127   1.74.28.8      matt #define	MIPS_XKPHYS_TO_CCA(x)	(((uint64_t)(x) >> 59) & 7)
    128   1.74.28.1      matt #define	MIPS_XKPHYS_P(x)	(((uint64_t)(x) >> 62) == 2)
    129  1.74.28.10     cliff #endif	/* _LOCORE */
    130        1.49    simonb 
    131   1.74.28.6      matt #define	CCA_UNCACHED		2
    132   1.74.28.6      matt #define	CCA_CACHEABLE		3	/* cacheable non-coherent */
    133   1.74.28.6      matt 
    134        1.47       uch /* CPU dependent mtc0 hazard hook */
    135        1.58    simonb #define	COP0_SYNC		/* nothing */
    136        1.58    simonb #define	COP0_HAZARD_FPUENABLE	nop; nop; nop; nop;
    137         1.5  jonathan 
    138         1.5  jonathan /*
    139         1.1   deraadt  * The bits in the cause register.
    140         1.1   deraadt  *
    141         1.5  jonathan  * Bits common to r3000 and r4000:
    142         1.5  jonathan  *
    143        1.13  jonathan  *	MIPS_CR_BR_DELAY	Exception happened in branch delay slot.
    144        1.13  jonathan  *	MIPS_CR_COP_ERR		Coprocessor error.
    145        1.13  jonathan  *	MIPS_CR_IP		Interrupt pending bits defined below.
    146         1.5  jonathan  *				(same meaning as in CAUSE register).
    147        1.13  jonathan  *	MIPS_CR_EXC_CODE	The exception type (see exception codes below).
    148         1.5  jonathan  *
    149         1.5  jonathan  * Differences:
    150         1.5  jonathan  *  r3k has 4 bits of execption type, r4k has 5 bits.
    151         1.1   deraadt  */
    152        1.49    simonb #define	MIPS_CR_BR_DELAY	0x80000000
    153        1.49    simonb #define	MIPS_CR_COP_ERR		0x30000000
    154        1.49    simonb #define	MIPS1_CR_EXC_CODE	0x0000003C	/* four bits */
    155        1.49    simonb #define	MIPS3_CR_EXC_CODE	0x0000007C	/* five bits */
    156        1.49    simonb #define	MIPS_CR_IP		0x0000FF00
    157        1.49    simonb #define	MIPS_CR_EXC_CODE_SHIFT	2
    158         1.1   deraadt 
    159         1.1   deraadt /*
    160         1.1   deraadt  * The bits in the status register.  All bits are active when set to 1.
    161         1.1   deraadt  *
    162         1.5  jonathan  *	R3000 status register fields:
    163        1.52    simonb  *	MIPS_SR_COP_USABILITY	Control the usability of the four coprocessors.
    164        1.52    simonb  *	MIPS_SR_TS		TLB shutdown.
    165         1.5  jonathan  *
    166         1.5  jonathan  *	MIPS_SR_INT_IE		Master (current) interrupt enable bit.
    167         1.5  jonathan  *
    168         1.5  jonathan  * Differences:
    169         1.5  jonathan  *	r3k has cache control is via frobbing SR register bits, whereas the
    170         1.5  jonathan  *	r4k cache control is via explicit instructions.
    171         1.5  jonathan  *	r3k has a 3-entry stack of kernel/user bits, whereas the
    172         1.5  jonathan  *	r4k has kernel/supervisor/user.
    173         1.5  jonathan  */
    174        1.49    simonb #define	MIPS_SR_COP_USABILITY	0xf0000000
    175        1.49    simonb #define	MIPS_SR_COP_0_BIT	0x10000000
    176        1.49    simonb #define	MIPS_SR_COP_1_BIT	0x20000000
    177  1.74.28.16     cliff #define	MIPS_SR_COP_2_BIT	0x40000000
    178         1.5  jonathan 
    179         1.5  jonathan 	/* r4k and r3k differences, see below */
    180         1.5  jonathan 
    181        1.52    simonb #define	MIPS_SR_MX		0x01000000	/* MIPS64 */
    182        1.52    simonb #define	MIPS_SR_PX		0x00800000	/* MIPS64 */
    183        1.51    simonb #define	MIPS_SR_BEV		0x00400000	/* Use boot exception vector */
    184        1.52    simonb #define	MIPS_SR_TS		0x00200000
    185         1.5  jonathan 
    186         1.5  jonathan 	/* r4k and r3k differences, see below */
    187         1.5  jonathan 
    188        1.49    simonb #define	MIPS_SR_INT_IE		0x00000001
    189        1.13  jonathan /*#define MIPS_SR_MBZ		0x0f8000c0*/	/* Never used, true for r3k */
    190        1.13  jonathan /*#define MIPS_SR_INT_MASK	0x0000ff00*/
    191         1.5  jonathan 
    192         1.5  jonathan 
    193         1.5  jonathan /*
    194         1.5  jonathan  * The R2000/R3000-specific status register bit definitions.
    195         1.5  jonathan  * all bits are active when set to 1.
    196         1.5  jonathan  *
    197        1.13  jonathan  *	MIPS_SR_PARITY_ERR	Parity error.
    198        1.13  jonathan  *	MIPS_SR_CACHE_MISS	Most recent D-cache load resulted in a miss.
    199        1.13  jonathan  *	MIPS_SR_PARITY_ZERO	Zero replaces outgoing parity bits.
    200        1.13  jonathan  *	MIPS_SR_SWAP_CACHES	Swap I-cache and D-cache.
    201        1.13  jonathan  *	MIPS_SR_ISOL_CACHES	Isolate D-cache from main memory.
    202         1.1   deraadt  *				Interrupt enable bits defined below.
    203        1.13  jonathan  *	MIPS_SR_KU_OLD		Old kernel/user mode bit. 1 => user mode.
    204        1.13  jonathan  *	MIPS_SR_INT_ENA_OLD	Old interrupt enable bit.
    205        1.13  jonathan  *	MIPS_SR_KU_PREV		Previous kernel/user mode bit. 1 => user mode.
    206        1.13  jonathan  *	MIPS_SR_INT_ENA_PREV	Previous interrupt enable bit.
    207        1.13  jonathan  *	MIPS_SR_KU_CUR		Current kernel/user mode bit. 1 => user mode.
    208         1.1   deraadt  */
    209         1.5  jonathan 
    210        1.49    simonb #define	MIPS1_PARITY_ERR	0x00100000
    211        1.49    simonb #define	MIPS1_CACHE_MISS	0x00080000
    212        1.49    simonb #define	MIPS1_PARITY_ZERO	0x00040000
    213        1.49    simonb #define	MIPS1_SWAP_CACHES	0x00020000
    214        1.49    simonb #define	MIPS1_ISOL_CACHES	0x00010000
    215        1.49    simonb 
    216        1.49    simonb #define	MIPS1_SR_KU_OLD		0x00000020	/* 2nd stacked KU/IE*/
    217        1.49    simonb #define	MIPS1_SR_INT_ENA_OLD	0x00000010	/* 2nd stacked KU/IE*/
    218        1.49    simonb #define	MIPS1_SR_KU_PREV	0x00000008	/* 1st stacked KU/IE*/
    219        1.49    simonb #define	MIPS1_SR_INT_ENA_PREV	0x00000004	/* 1st stacked KU/IE*/
    220        1.49    simonb #define	MIPS1_SR_KU_CUR		0x00000002	/* current KU */
    221         1.5  jonathan 
    222         1.5  jonathan /* backwards compatibility */
    223        1.49    simonb #define	MIPS_SR_PARITY_ERR	MIPS1_PARITY_ERR
    224        1.49    simonb #define	MIPS_SR_CACHE_MISS	MIPS1_CACHE_MISS
    225        1.49    simonb #define	MIPS_SR_PARITY_ZERO	MIPS1_PARITY_ZERO
    226        1.49    simonb #define	MIPS_SR_SWAP_CACHES	MIPS1_SWAP_CACHES
    227        1.49    simonb #define	MIPS_SR_ISOL_CACHES	MIPS1_ISOL_CACHES
    228        1.49    simonb 
    229        1.49    simonb #define	MIPS_SR_KU_OLD		MIPS1_SR_KU_OLD
    230        1.49    simonb #define	MIPS_SR_INT_ENA_OLD	MIPS1_SR_INT_ENA_OLD
    231        1.49    simonb #define	MIPS_SR_KU_PREV		MIPS1_SR_KU_PREV
    232        1.49    simonb #define	MIPS_SR_KU_CUR		MIPS1_SR_KU_CUR
    233        1.49    simonb #define	MIPS_SR_INT_ENA_PREV	MIPS1_SR_INT_ENA_PREV
    234         1.5  jonathan 
    235         1.5  jonathan /*
    236         1.5  jonathan  * R4000 status register bit definitons,
    237         1.5  jonathan  * where different from r2000/r3000.
    238         1.5  jonathan  */
    239        1.49    simonb #define	MIPS3_SR_XX		0x80000000
    240        1.49    simonb #define	MIPS3_SR_RP		0x08000000
    241        1.61    simonb #define	MIPS3_SR_FR		0x04000000
    242        1.49    simonb #define	MIPS3_SR_RE		0x02000000
    243        1.49    simonb 
    244        1.49    simonb #define	MIPS3_SR_DIAG_DL	0x01000000		/* QED 52xx */
    245        1.49    simonb #define	MIPS3_SR_DIAG_IL	0x00800000		/* QED 52xx */
    246  1.74.28.12      matt #define	MIPS3_SR_PX		0x00800000		/* MIPS64 */
    247        1.52    simonb #define	MIPS3_SR_SR		0x00100000
    248        1.52    simonb #define	MIPS3_SR_NMI		0x00080000		/* MIPS32/64 */
    249        1.49    simonb #define	MIPS3_SR_DIAG_CH	0x00040000
    250        1.49    simonb #define	MIPS3_SR_DIAG_CE	0x00020000
    251        1.49    simonb #define	MIPS3_SR_DIAG_PE	0x00010000
    252        1.70    simonb #define	MIPS3_SR_EIE		0x00010000		/* TX79/R5900 */
    253        1.49    simonb #define	MIPS3_SR_KX		0x00000080
    254        1.49    simonb #define	MIPS3_SR_SX		0x00000040
    255        1.49    simonb #define	MIPS3_SR_UX		0x00000020
    256        1.49    simonb #define	MIPS3_SR_KSU_MASK	0x00000018
    257        1.49    simonb #define	MIPS3_SR_KSU_USER	0x00000010
    258        1.49    simonb #define	MIPS3_SR_KSU_SUPER	0x00000008
    259        1.49    simonb #define	MIPS3_SR_KSU_KERNEL	0x00000000
    260        1.49    simonb #define	MIPS3_SR_ERL		0x00000004
    261        1.49    simonb #define	MIPS3_SR_EXL		0x00000002
    262        1.49    simonb 
    263        1.49    simonb #ifdef MIPS3_5900
    264        1.49    simonb #undef MIPS_SR_INT_IE
    265        1.49    simonb #define	MIPS_SR_INT_IE		0x00010001		/* XXX */
    266        1.49    simonb #endif
    267        1.49    simonb 
    268        1.49    simonb #define	MIPS_SR_SOFT_RESET	MIPS3_SR_SOFT_RESET
    269        1.49    simonb #define	MIPS_SR_DIAG_CH		MIPS3_SR_DIAG_CH
    270        1.49    simonb #define	MIPS_SR_DIAG_CE		MIPS3_SR_DIAG_CE
    271        1.49    simonb #define	MIPS_SR_DIAG_PE		MIPS3_SR_DIAG_PE
    272        1.49    simonb #define	MIPS_SR_KX		MIPS3_SR_KX
    273        1.49    simonb #define	MIPS_SR_SX		MIPS3_SR_SX
    274        1.49    simonb #define	MIPS_SR_UX		MIPS3_SR_UX
    275        1.49    simonb 
    276        1.49    simonb #define	MIPS_SR_KSU_MASK	MIPS3_SR_KSU_MASK
    277        1.49    simonb #define	MIPS_SR_KSU_USER	MIPS3_SR_KSU_USER
    278        1.49    simonb #define	MIPS_SR_KSU_SUPER	MIPS3_SR_KSU_SUPER
    279        1.49    simonb #define	MIPS_SR_KSU_KERNEL	MIPS3_SR_KSU_KERNEL
    280        1.49    simonb #define	MIPS_SR_ERL		MIPS3_SR_ERL
    281        1.49    simonb #define	MIPS_SR_EXL		MIPS3_SR_EXL
    282         1.5  jonathan 
    283         1.1   deraadt 
    284         1.1   deraadt /*
    285         1.1   deraadt  * The interrupt masks.
    286         1.1   deraadt  * If a bit in the mask is 1 then the interrupt is enabled (or pending).
    287         1.1   deraadt  */
    288        1.49    simonb #define	MIPS_INT_MASK		0xff00
    289        1.49    simonb #define	MIPS_INT_MASK_5		0x8000
    290        1.49    simonb #define	MIPS_INT_MASK_4		0x4000
    291        1.49    simonb #define	MIPS_INT_MASK_3		0x2000
    292        1.49    simonb #define	MIPS_INT_MASK_2		0x1000
    293        1.49    simonb #define	MIPS_INT_MASK_1		0x0800
    294        1.49    simonb #define	MIPS_INT_MASK_0		0x0400
    295        1.49    simonb #define	MIPS_HARD_INT_MASK	0xfc00
    296        1.49    simonb #define	MIPS_SOFT_INT_MASK_1	0x0200
    297        1.49    simonb #define	MIPS_SOFT_INT_MASK_0	0x0100
    298  1.74.28.14      matt #define	MIPS_SOFT_INT_MASK	0x0300
    299  1.74.28.14      matt #define	MIPS_INT_MASK_SHIFT	8
    300         1.6  jonathan 
    301        1.11  jonathan /*
    302        1.35     jeffs  * mips3 CPUs have on-chip timer at INT_MASK_5.  Each platform can
    303        1.35     jeffs  * choose to enable this interrupt.
    304        1.11  jonathan  */
    305        1.35     jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
    306        1.49    simonb #define	MIPS3_INT_MASK			MIPS_INT_MASK
    307        1.49    simonb #define	MIPS3_HARD_INT_MASK		MIPS_HARD_INT_MASK
    308        1.35     jeffs #else
    309        1.49    simonb #define	MIPS3_INT_MASK			(MIPS_INT_MASK &  ~MIPS_INT_MASK_5)
    310        1.49    simonb #define	MIPS3_HARD_INT_MASK		(MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
    311        1.35     jeffs #endif
    312         1.5  jonathan 
    313         1.1   deraadt /*
    314         1.1   deraadt  * The bits in the context register.
    315         1.1   deraadt  */
    316        1.49    simonb #define	MIPS1_CNTXT_PTE_BASE	0xFFE00000
    317        1.49    simonb #define	MIPS1_CNTXT_BAD_VPN	0x001FFFFC
    318         1.5  jonathan 
    319        1.49    simonb #define	MIPS3_CNTXT_PTE_BASE	0xFF800000
    320        1.49    simonb #define	MIPS3_CNTXT_BAD_VPN2	0x007FFFF0
    321         1.1   deraadt 
    322         1.1   deraadt /*
    323        1.15  jonathan  * The bits in the MIPS3 config register.
    324        1.15  jonathan  *
    325        1.15  jonathan  *	bit 0..5: R/W, Bit 6..31: R/O
    326        1.15  jonathan  */
    327        1.15  jonathan 
    328        1.15  jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    329        1.49    simonb #define	MIPS3_CONFIG_K0_MASK	0x00000007
    330        1.15  jonathan 
    331        1.15  jonathan /*
    332        1.15  jonathan  * R/W Update on Store Conditional
    333        1.15  jonathan  *	0: Store Conditional uses coherency algorithm specified by TLB
    334        1.15  jonathan  *	1: Store Conditional uses cacheable coherent update on write
    335        1.15  jonathan  */
    336        1.49    simonb #define	MIPS3_CONFIG_CU		0x00000008
    337        1.15  jonathan 
    338        1.49    simonb #define	MIPS3_CONFIG_DB		0x00000010	/* Primary D-cache line size */
    339        1.49    simonb #define	MIPS3_CONFIG_IB		0x00000020	/* Primary I-cache line size */
    340        1.49    simonb #define	MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
    341        1.17  nisimura 	(((config) & (bit)) ? 32 : 16)
    342        1.15  jonathan 
    343        1.49    simonb #define	MIPS3_CONFIG_DC_MASK	0x000001c0	/* Primary D-cache size */
    344        1.49    simonb #define	MIPS3_CONFIG_DC_SHIFT	6
    345        1.49    simonb #define	MIPS3_CONFIG_IC_MASK	0x00000e00	/* Primary I-cache size */
    346        1.49    simonb #define	MIPS3_CONFIG_IC_SHIFT	9
    347        1.49    simonb #define	MIPS3_CONFIG_C_DEFBASE	0x1000		/* default base 2^12 */
    348        1.66   tsutsui 
    349        1.66   tsutsui /* Cache size mode indication: available only on Vr41xx CPUs */
    350        1.66   tsutsui #define	MIPS3_CONFIG_CS		0x00001000
    351        1.66   tsutsui #define	MIPS3_CONFIG_C_4100BASE	0x0400		/* base is 2^10 if CS=1 */
    352        1.49    simonb #define	MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
    353        1.36     chuck 	((base) << (((config) & (mask)) >> (shift)))
    354        1.59     rafal 
    355        1.59     rafal /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
    356        1.59     rafal #define	MIPS3_CONFIG_SE		0x00001000
    357        1.15  jonathan 
    358        1.15  jonathan /* Block ordering: 0: sequential, 1: sub-block */
    359        1.49    simonb #define	MIPS3_CONFIG_EB		0x00002000
    360        1.15  jonathan 
    361        1.15  jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
    362        1.49    simonb #define	MIPS3_CONFIG_EM		0x00004000
    363        1.15  jonathan 
    364        1.15  jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
    365        1.49    simonb #define	MIPS3_CONFIG_BE		0x00008000
    366        1.15  jonathan 
    367        1.15  jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
    368        1.49    simonb #define	MIPS3_CONFIG_SM		0x00010000
    369        1.15  jonathan 
    370        1.15  jonathan /* Secondary Cache - 0: present, 1: not present */
    371        1.49    simonb #define	MIPS3_CONFIG_SC		0x00020000
    372        1.15  jonathan 
    373        1.26    castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
    374        1.49    simonb #define	MIPS3_CONFIG_EW_MASK	0x000c0000
    375        1.49    simonb #define	MIPS3_CONFIG_EW_SHIFT	18
    376        1.15  jonathan 
    377        1.15  jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
    378        1.49    simonb #define	MIPS3_CONFIG_SW		0x00100000
    379        1.15  jonathan 
    380        1.15  jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
    381        1.49    simonb #define	MIPS3_CONFIG_SS		0x00200000
    382        1.15  jonathan 
    383        1.15  jonathan /* Secondary Cache line size */
    384        1.49    simonb #define	MIPS3_CONFIG_SB_MASK	0x00c00000
    385        1.49    simonb #define	MIPS3_CONFIG_SB_SHIFT	22
    386        1.49    simonb #define	MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
    387        1.15  jonathan 	(0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
    388        1.15  jonathan 
    389        1.33     soren /* Write back data rate */
    390        1.49    simonb #define	MIPS3_CONFIG_EP_MASK	0x0f000000
    391        1.49    simonb #define	MIPS3_CONFIG_EP_SHIFT	24
    392        1.15  jonathan 
    393        1.15  jonathan /* System clock ratio - this value is CPU dependent */
    394        1.49    simonb #define	MIPS3_CONFIG_EC_MASK	0x70000000
    395        1.49    simonb #define	MIPS3_CONFIG_EC_SHIFT	28
    396        1.15  jonathan 
    397        1.15  jonathan /* Master-Checker Mode - 1: enabled */
    398        1.49    simonb #define	MIPS3_CONFIG_CM		0x80000000
    399        1.64   tsutsui 
    400        1.64   tsutsui /*
    401        1.64   tsutsui  * The bits in the MIPS4 config register.
    402        1.64   tsutsui  */
    403        1.64   tsutsui 
    404        1.64   tsutsui /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    405        1.64   tsutsui #define	MIPS4_CONFIG_K0_MASK	MIPS3_CONFIG_K0_MASK
    406        1.64   tsutsui #define	MIPS4_CONFIG_DN_MASK	0x00000018	/* Device number */
    407        1.64   tsutsui #define	MIPS4_CONFIG_CT		0x00000020	/* CohPrcReqTar */
    408        1.64   tsutsui #define	MIPS4_CONFIG_PE		0x00000040	/* PreElmReq */
    409        1.64   tsutsui #define	MIPS4_CONFIG_PM_MASK	0x00000180	/* PreReqMax */
    410        1.64   tsutsui #define	MIPS4_CONFIG_EC_MASK	0x00001e00	/* SysClkDiv */
    411        1.64   tsutsui #define	MIPS4_CONFIG_SB		0x00002000	/* SCBlkSize */
    412        1.64   tsutsui #define	MIPS4_CONFIG_SK		0x00004000	/* SCColEn */
    413        1.64   tsutsui #define	MIPS4_CONFIG_BE		0x00008000	/* MemEnd */
    414        1.64   tsutsui #define	MIPS4_CONFIG_SS_MASK	0x00070000	/* SCSize */
    415        1.64   tsutsui #define	MIPS4_CONFIG_SC_MASK	0x00380000	/* SCClkDiv */
    416        1.64   tsutsui #define	MIPS4_CONFIG_RESERVED	0x03c00000	/* Reserved wired 0 */
    417        1.64   tsutsui #define	MIPS4_CONFIG_DC_MASK	0x1c000000	/* Primary D-Cache size */
    418        1.64   tsutsui #define	MIPS4_CONFIG_IC_MASK	0xe0000000	/* Primary I-Cache size */
    419        1.64   tsutsui 
    420        1.64   tsutsui #define	MIPS4_CONFIG_DC_SHIFT	26
    421        1.64   tsutsui #define	MIPS4_CONFIG_IC_SHIFT	29
    422        1.64   tsutsui 
    423        1.64   tsutsui #define	MIPS4_CONFIG_CACHE_SIZE(config, mask, base, shift)		\
    424        1.64   tsutsui 	((base) << (((config) & (mask)) >> (shift)))
    425        1.64   tsutsui 
    426        1.64   tsutsui #define	MIPS4_CONFIG_CACHE_L2_LSIZE(config)				\
    427        1.64   tsutsui 	(((config) & MIPS4_CONFIG_SB) ? 128 : 64)
    428        1.15  jonathan 
    429        1.15  jonathan /*
    430         1.1   deraadt  * Location of exception vectors.
    431         1.5  jonathan  *
    432         1.5  jonathan  * Common vectors:  reset and UTLB miss.
    433         1.1   deraadt  */
    434   1.74.28.2      matt #define	MIPS_RESET_EXC_VEC	MIPS_PHYS_TO_KSEG1(0x1FC00000)
    435   1.74.28.2      matt #define	MIPS_UTLB_MISS_EXC_VEC	MIPS_PHYS_TO_KSEG0(0)
    436        1.49    simonb 
    437        1.49    simonb /*
    438        1.49    simonb  * MIPS-1 general exception vector (everything else)
    439        1.49    simonb  */
    440   1.74.28.2      matt #define	MIPS1_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0080)
    441        1.49    simonb 
    442        1.49    simonb /*
    443        1.49    simonb  * MIPS-III exception vectors
    444        1.49    simonb  */
    445   1.74.28.2      matt #define	MIPS3_XTLB_MISS_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0080)
    446   1.74.28.2      matt #define	MIPS3_CACHE_ERR_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0100)
    447   1.74.28.2      matt #define	MIPS3_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0180)
    448         1.5  jonathan 
    449         1.5  jonathan /*
    450        1.49    simonb  * TX79 (R5900) exception vectors
    451         1.5  jonathan  */
    452   1.74.28.2      matt #define MIPS_R5900_COUNTER_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0080)
    453   1.74.28.2      matt #define MIPS_R5900_DEBUG_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0100)
    454         1.5  jonathan 
    455         1.5  jonathan /*
    456        1.49    simonb  * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
    457         1.5  jonathan  */
    458   1.74.28.2      matt #define	MIPS3_INTR_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0200)
    459         1.5  jonathan 
    460         1.5  jonathan /*
    461         1.1   deraadt  * Coprocessor 0 registers:
    462         1.1   deraadt  *
    463        1.46    simonb  *				v--- width for mips I,III,32,64
    464        1.46    simonb  *				     (3=32bit, 6=64bit, i=impl dep)
    465        1.46    simonb  *  0	MIPS_COP_0_TLB_INDEX	3333 TLB Index.
    466        1.46    simonb  *  1	MIPS_COP_0_TLB_RANDOM	3333 TLB Random.
    467        1.46    simonb  *  2	MIPS_COP_0_TLB_LOW	3... r3k TLB entry low.
    468        1.46    simonb  *  2	MIPS_COP_0_TLB_LO0	.636 r4k TLB entry low.
    469        1.46    simonb  *  3	MIPS_COP_0_TLB_LO1	.636 r4k TLB entry low, extended.
    470        1.46    simonb  *  4	MIPS_COP_0_TLB_CONTEXT	3636 TLB Context.
    471        1.46    simonb  *  5	MIPS_COP_0_TLB_PG_MASK	.333 TLB Page Mask register.
    472        1.46    simonb  *  6	MIPS_COP_0_TLB_WIRED	.333 Wired TLB number.
    473        1.46    simonb  *  8	MIPS_COP_0_BAD_VADDR	3636 Bad virtual address.
    474        1.46    simonb  *  9	MIPS_COP_0_COUNT	.333 Count register.
    475        1.46    simonb  * 10	MIPS_COP_0_TLB_HI	3636 TLB entry high.
    476        1.46    simonb  * 11	MIPS_COP_0_COMPARE	.333 Compare (against Count).
    477        1.46    simonb  * 12	MIPS_COP_0_STATUS	3333 Status register.
    478        1.46    simonb  * 13	MIPS_COP_0_CAUSE	3333 Exception cause register.
    479        1.46    simonb  * 14	MIPS_COP_0_EXC_PC	3636 Exception PC.
    480        1.46    simonb  * 15	MIPS_COP_0_PRID		3333 Processor revision identifier.
    481   1.74.28.4    simonb  * 15/1	MIPS_COP_0_EBASE	..33 Exception Base
    482        1.46    simonb  * 16	MIPS_COP_0_CONFIG	3333 Configuration register.
    483        1.46    simonb  * 16/1	MIPS_COP_0_CONFIG1	..33 Configuration register 1.
    484        1.46    simonb  * 16/2	MIPS_COP_0_CONFIG2	..33 Configuration register 2.
    485        1.46    simonb  * 16/3	MIPS_COP_0_CONFIG3	..33 Configuration register 3.
    486        1.46    simonb  * 17	MIPS_COP_0_LLADDR	.336 Load Linked Address.
    487        1.46    simonb  * 18	MIPS_COP_0_WATCH_LO	.336 WatchLo register.
    488        1.46    simonb  * 19	MIPS_COP_0_WATCH_HI	.333 WatchHi register.
    489        1.46    simonb  * 20	MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
    490  1.74.28.15      matt  * 22	MIPS_COP_0_OSSCRATCH	...6 [RMI] OS Scratch register. (select 0..7)
    491        1.46    simonb  * 23	MIPS_COP_0_DEBUG	.... Debug JTAG register.
    492        1.46    simonb  * 24	MIPS_COP_0_DEPC		.... DEPC JTAG register.
    493        1.46    simonb  * 25	MIPS_COP_0_PERFCNT	..36 Performance Counter register.
    494        1.46    simonb  * 26	MIPS_COP_0_ECC		.3ii ECC / Error Control register.
    495        1.46    simonb  * 27	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    496        1.46    simonb  * 28/0	MIPS_COP_0_TAG_LO	.3ii Cache TagLo register (instr).
    497        1.46    simonb  * 28/1	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (instr).
    498        1.46    simonb  * 28/2	MIPS_COP_0_TAG_LO	..ii Cache TagLo register (data).
    499        1.46    simonb  * 28/3	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (data).
    500        1.46    simonb  * 29/0	MIPS_COP_0_TAG_HI	.3ii Cache TagHi register (instr).
    501        1.46    simonb  * 29/1	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (instr).
    502        1.46    simonb  * 29/2	MIPS_COP_0_TAG_HI	..ii Cache TagHi register (data).
    503        1.46    simonb  * 29/3	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (data).
    504        1.46    simonb  * 30	MIPS_COP_0_ERROR_PC	.636 Error EPC register.
    505        1.46    simonb  * 31	MIPS_COP_0_DESAVE	.... DESAVE JTAG register.
    506         1.1   deraadt  */
    507        1.49    simonb #ifdef _LOCORE
    508        1.49    simonb #define	_(n)	__CONCAT($,n)
    509        1.49    simonb #else
    510        1.49    simonb #define	_(n)	n
    511        1.49    simonb #endif
    512        1.49    simonb #define	MIPS_COP_0_TLB_INDEX	_(0)
    513        1.49    simonb #define	MIPS_COP_0_TLB_RANDOM	_(1)
    514        1.22  nisimura 	/* Name and meaning of	TLB bits for $2 differ on r3k and r4k. */
    515         1.5  jonathan 
    516        1.49    simonb #define	MIPS_COP_0_TLB_CONTEXT	_(4)
    517         1.5  jonathan 					/* $5 and $6 new with MIPS-III */
    518        1.49    simonb #define	MIPS_COP_0_BAD_VADDR	_(8)
    519        1.49    simonb #define	MIPS_COP_0_TLB_HI	_(10)
    520        1.49    simonb #define	MIPS_COP_0_STATUS	_(12)
    521        1.49    simonb #define	MIPS_COP_0_CAUSE	_(13)
    522        1.49    simonb #define	MIPS_COP_0_EXC_PC	_(14)
    523        1.49    simonb #define	MIPS_COP_0_PRID		_(15)
    524         1.1   deraadt 
    525         1.5  jonathan 
    526        1.18  nisimura /* MIPS-I */
    527        1.49    simonb #define	MIPS_COP_0_TLB_LOW	_(2)
    528         1.5  jonathan 
    529        1.18  nisimura /* MIPS-III */
    530        1.49    simonb #define	MIPS_COP_0_TLB_LO0	_(2)
    531        1.49    simonb #define	MIPS_COP_0_TLB_LO1	_(3)
    532         1.5  jonathan 
    533        1.49    simonb #define	MIPS_COP_0_TLB_PG_MASK	_(5)
    534        1.49    simonb #define	MIPS_COP_0_TLB_WIRED	_(6)
    535        1.14  jonathan 
    536        1.49    simonb #define	MIPS_COP_0_COUNT	_(9)
    537        1.49    simonb #define	MIPS_COP_0_COMPARE	_(11)
    538         1.5  jonathan 
    539        1.49    simonb #define	MIPS_COP_0_CONFIG	_(16)
    540        1.49    simonb #define	MIPS_COP_0_LLADDR	_(17)
    541        1.49    simonb #define	MIPS_COP_0_WATCH_LO	_(18)
    542        1.49    simonb #define	MIPS_COP_0_WATCH_HI	_(19)
    543        1.49    simonb #define	MIPS_COP_0_TLB_XCONTEXT _(20)
    544        1.49    simonb #define	MIPS_COP_0_ECC		_(26)
    545        1.49    simonb #define	MIPS_COP_0_CACHE_ERR	_(27)
    546        1.49    simonb #define	MIPS_COP_0_TAG_LO	_(28)
    547        1.49    simonb #define	MIPS_COP_0_TAG_HI	_(29)
    548        1.49    simonb #define	MIPS_COP_0_ERROR_PC	_(30)
    549         1.5  jonathan 
    550        1.40    simonb /* MIPS32/64 */
    551  1.74.28.15      matt #define	MIPS_COP_0_OSSCRATCH	_(22)
    552        1.49    simonb #define	MIPS_COP_0_DEBUG	_(23)
    553        1.49    simonb #define	MIPS_COP_0_DEPC		_(24)
    554        1.49    simonb #define	MIPS_COP_0_PERFCNT	_(25)
    555        1.49    simonb #define	MIPS_COP_0_DATA_LO	_(28)
    556        1.49    simonb #define	MIPS_COP_0_DATA_HI	_(29)
    557        1.49    simonb #define	MIPS_COP_0_DESAVE	_(31)
    558         1.5  jonathan 
    559         1.1   deraadt /*
    560         1.1   deraadt  * Values for the code field in a break instruction.
    561         1.1   deraadt  */
    562        1.49    simonb #define	MIPS_BREAK_INSTR	0x0000000d
    563        1.49    simonb #define	MIPS_BREAK_VAL_MASK	0x03ff0000
    564        1.49    simonb #define	MIPS_BREAK_VAL_SHIFT	16
    565        1.49    simonb #define	MIPS_BREAK_KDB_VAL	512
    566        1.49    simonb #define	MIPS_BREAK_SSTEP_VAL	513
    567        1.49    simonb #define	MIPS_BREAK_BRKPT_VAL	514
    568        1.49    simonb #define	MIPS_BREAK_SOVER_VAL	515
    569        1.49    simonb #define	MIPS_BREAK_KDB		(MIPS_BREAK_INSTR | \
    570        1.13  jonathan 				(MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
    571        1.49    simonb #define	MIPS_BREAK_SSTEP	(MIPS_BREAK_INSTR | \
    572        1.13  jonathan 				(MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
    573        1.49    simonb #define	MIPS_BREAK_BRKPT	(MIPS_BREAK_INSTR | \
    574        1.13  jonathan 				(MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
    575        1.49    simonb #define	MIPS_BREAK_SOVER	(MIPS_BREAK_INSTR | \
    576        1.13  jonathan 				(MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
    577         1.1   deraadt 
    578         1.1   deraadt /*
    579         1.1   deraadt  * Mininum and maximum cache sizes.
    580         1.1   deraadt  */
    581        1.49    simonb #define	MIPS_MIN_CACHE_SIZE	(16 * 1024)
    582        1.49    simonb #define	MIPS_MAX_CACHE_SIZE	(256 * 1024)
    583        1.49    simonb #define	MIPS3_MAX_PCACHE_SIZE	(32 * 1024)	/* max. primary cache size */
    584         1.1   deraadt 
    585         1.1   deraadt /*
    586         1.1   deraadt  * The floating point version and status registers.
    587         1.1   deraadt  */
    588        1.49    simonb #define	MIPS_FPU_ID	$0
    589        1.49    simonb #define	MIPS_FPU_CSR	$31
    590         1.1   deraadt 
    591         1.1   deraadt /*
    592         1.1   deraadt  * The floating point coprocessor status register bits.
    593         1.1   deraadt  */
    594        1.49    simonb #define	MIPS_FPU_ROUNDING_BITS		0x00000003
    595        1.49    simonb #define	MIPS_FPU_ROUND_RN		0x00000000
    596        1.49    simonb #define	MIPS_FPU_ROUND_RZ		0x00000001
    597        1.49    simonb #define	MIPS_FPU_ROUND_RP		0x00000002
    598        1.49    simonb #define	MIPS_FPU_ROUND_RM		0x00000003
    599        1.49    simonb #define	MIPS_FPU_STICKY_BITS		0x0000007c
    600        1.49    simonb #define	MIPS_FPU_STICKY_INEXACT		0x00000004
    601        1.49    simonb #define	MIPS_FPU_STICKY_UNDERFLOW	0x00000008
    602        1.49    simonb #define	MIPS_FPU_STICKY_OVERFLOW	0x00000010
    603        1.49    simonb #define	MIPS_FPU_STICKY_DIV0		0x00000020
    604        1.49    simonb #define	MIPS_FPU_STICKY_INVALID		0x00000040
    605        1.49    simonb #define	MIPS_FPU_ENABLE_BITS		0x00000f80
    606        1.49    simonb #define	MIPS_FPU_ENABLE_INEXACT		0x00000080
    607        1.49    simonb #define	MIPS_FPU_ENABLE_UNDERFLOW	0x00000100
    608        1.49    simonb #define	MIPS_FPU_ENABLE_OVERFLOW	0x00000200
    609        1.49    simonb #define	MIPS_FPU_ENABLE_DIV0		0x00000400
    610        1.49    simonb #define	MIPS_FPU_ENABLE_INVALID		0x00000800
    611        1.49    simonb #define	MIPS_FPU_EXCEPTION_BITS		0x0003f000
    612        1.49    simonb #define	MIPS_FPU_EXCEPTION_INEXACT	0x00001000
    613        1.49    simonb #define	MIPS_FPU_EXCEPTION_UNDERFLOW	0x00002000
    614        1.49    simonb #define	MIPS_FPU_EXCEPTION_OVERFLOW	0x00004000
    615        1.49    simonb #define	MIPS_FPU_EXCEPTION_DIV0		0x00008000
    616        1.49    simonb #define	MIPS_FPU_EXCEPTION_INVALID	0x00010000
    617        1.49    simonb #define	MIPS_FPU_EXCEPTION_UNIMPL	0x00020000
    618        1.49    simonb #define	MIPS_FPU_COND_BIT		0x00800000
    619        1.49    simonb #define	MIPS_FPU_FLUSH_BIT		0x01000000	/* r4k,	 MBZ on r3k */
    620        1.49    simonb #define	MIPS1_FPC_MBZ_BITS		0xff7c0000
    621        1.49    simonb #define	MIPS3_FPC_MBZ_BITS		0xfe7c0000
    622         1.5  jonathan 
    623         1.1   deraadt 
    624         1.1   deraadt /*
    625         1.1   deraadt  * Constants to determine if have a floating point instruction.
    626         1.1   deraadt  */
    627        1.49    simonb #define	MIPS_OPCODE_SHIFT	26
    628        1.49    simonb #define	MIPS_OPCODE_C1		0x11
    629         1.1   deraadt 
    630         1.5  jonathan 
    631         1.1   deraadt /*
    632         1.1   deraadt  * The low part of the TLB entry.
    633         1.1   deraadt  */
    634        1.49    simonb #define	MIPS1_TLB_PFN			0xfffff000
    635        1.49    simonb #define	MIPS1_TLB_NON_CACHEABLE_BIT	0x00000800
    636        1.49    simonb #define	MIPS1_TLB_DIRTY_BIT		0x00000400
    637        1.49    simonb #define	MIPS1_TLB_VALID_BIT		0x00000200
    638        1.49    simonb #define	MIPS1_TLB_GLOBAL_BIT		0x00000100
    639        1.49    simonb 
    640        1.49    simonb #define	MIPS3_TLB_PFN			0x3fffffc0
    641        1.49    simonb #define	MIPS3_TLB_ATTR_MASK		0x00000038
    642        1.49    simonb #define	MIPS3_TLB_ATTR_SHIFT		3
    643        1.49    simonb #define	MIPS3_TLB_DIRTY_BIT		0x00000004
    644        1.49    simonb #define	MIPS3_TLB_VALID_BIT		0x00000002
    645        1.49    simonb #define	MIPS3_TLB_GLOBAL_BIT		0x00000001
    646        1.49    simonb 
    647        1.49    simonb #define	MIPS1_TLB_PHYS_PAGE_SHIFT	12
    648        1.49    simonb #define	MIPS3_TLB_PHYS_PAGE_SHIFT	6
    649        1.49    simonb #define	MIPS1_TLB_PF_NUM		MIPS1_TLB_PFN
    650        1.49    simonb #define	MIPS3_TLB_PF_NUM		MIPS3_TLB_PFN
    651        1.49    simonb #define	MIPS1_TLB_MOD_BIT		MIPS1_TLB_DIRTY_BIT
    652        1.49    simonb #define	MIPS3_TLB_MOD_BIT		MIPS3_TLB_DIRTY_BIT
    653        1.22  nisimura 
    654        1.15  jonathan /*
    655  1.74.28.13      matt  * MIPS3_TLB_ATTR (CCA) values - coherency algorithm:
    656        1.15  jonathan  * 0: cacheable, noncoherent, write-through, no write allocate
    657        1.15  jonathan  * 1: cacheable, noncoherent, write-through, write allocate
    658        1.15  jonathan  * 2: uncached
    659        1.15  jonathan  * 3: cacheable, noncoherent, write-back (noncoherent)
    660        1.15  jonathan  * 4: cacheable, coherent, write-back, exclusive (exclusive)
    661        1.15  jonathan  * 5: cacheable, coherent, write-back, exclusive on write (sharable)
    662        1.15  jonathan  * 6: cacheable, coherent, write-back, update on write (update)
    663        1.16  jonathan  * 7: uncached, accelerated (gather STORE operations)
    664        1.15  jonathan  */
    665        1.49    simonb #define	MIPS3_TLB_ATTR_WT		0 /* IDT */
    666        1.49    simonb #define	MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
    667        1.49    simonb #define	MIPS3_TLB_ATTR_UNCACHED		2 /* R4000/R4400, IDT */
    668        1.49    simonb #define	MIPS3_TLB_ATTR_WB_NONCOHERENT	3 /* R4000/R4400, IDT */
    669        1.49    simonb #define	MIPS3_TLB_ATTR_WB_EXCLUSIVE	4 /* R4000/R4400 */
    670        1.49    simonb #define	MIPS3_TLB_ATTR_WB_SHARABLE	5 /* R4000/R4400 */
    671        1.49    simonb #define	MIPS3_TLB_ATTR_WB_UPDATE	6 /* R4000/R4400 */
    672        1.49    simonb #define	MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
    673        1.15  jonathan 
    674         1.1   deraadt 
    675         1.1   deraadt /*
    676         1.1   deraadt  * The high part of the TLB entry.
    677         1.1   deraadt  */
    678        1.49    simonb #define	MIPS1_TLB_VPN			0xfffff000
    679        1.49    simonb #define	MIPS1_TLB_PID			0x00000fc0
    680        1.49    simonb #define	MIPS1_TLB_PID_SHIFT		6
    681        1.49    simonb 
    682        1.49    simonb #define	MIPS3_TLB_VPN2			0xffffe000
    683        1.49    simonb #define	MIPS3_TLB_ASID			0x000000ff
    684        1.49    simonb 
    685        1.49    simonb #define	MIPS1_TLB_VIRT_PAGE_NUM		MIPS1_TLB_VPN
    686        1.49    simonb #define	MIPS3_TLB_VIRT_PAGE_NUM		MIPS3_TLB_VPN2
    687        1.49    simonb #define	MIPS3_TLB_PID			MIPS3_TLB_ASID
    688        1.49    simonb #define	MIPS_TLB_VIRT_PAGE_SHIFT	12
    689         1.5  jonathan 
    690         1.1   deraadt /*
    691         1.5  jonathan  * r3000: shift count to put the index in the right spot.
    692         1.1   deraadt  */
    693        1.49    simonb #define	MIPS1_TLB_INDEX_SHIFT		8
    694         1.1   deraadt 
    695         1.1   deraadt /*
    696        1.49    simonb  * The first TLB that write random hits.
    697         1.1   deraadt  */
    698        1.49    simonb #define	MIPS1_TLB_FIRST_RAND_ENTRY	8
    699        1.49    simonb #define	MIPS3_TLB_WIRED_UPAGES		1
    700         1.1   deraadt 
    701         1.1   deraadt /*
    702         1.1   deraadt  * The number of process id entries.
    703         1.1   deraadt  */
    704        1.49    simonb #define	MIPS1_TLB_NUM_PIDS		64
    705        1.49    simonb #define	MIPS3_TLB_NUM_ASIDS		256
    706        1.11  jonathan 
    707        1.11  jonathan /*
    708        1.22  nisimura  * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
    709        1.11  jonathan  */
    710         1.5  jonathan 
    711        1.49    simonb /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
    712        1.49    simonb 
    713        1.49    simonb #if !(defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    714        1.49    simonb     && defined(MIPS1)				/* XXX simonb must be neater! */
    715        1.49    simonb #define	MIPS_TLB_PID_SHIFT		MIPS1_TLB_PID_SHIFT
    716        1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS1_TLB_NUM_PIDS
    717        1.12  jonathan #endif
    718        1.11  jonathan 
    719        1.49    simonb #if (defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    720        1.49    simonb     && !defined(MIPS1)				/* XXX simonb must be neater! */
    721        1.49    simonb #define	MIPS_TLB_PID_SHIFT		0
    722        1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS3_TLB_NUM_ASIDS
    723        1.12  jonathan #endif
    724        1.12  jonathan 
    725        1.12  jonathan 
    726        1.49    simonb #if !defined(MIPS_TLB_PID_SHIFT)
    727        1.49    simonb #define	MIPS_TLB_PID_SHIFT \
    728        1.49    simonb     ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
    729        1.12  jonathan 
    730        1.49    simonb #define	MIPS_TLB_NUM_PIDS \
    731        1.49    simonb     ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
    732         1.8    mhitch #endif
    733         1.1   deraadt 
    734         1.1   deraadt /*
    735  1.74.28.13      matt  * Hints for the prefetch instruction
    736  1.74.28.13      matt  */
    737  1.74.28.13      matt 
    738  1.74.28.13      matt /*
    739  1.74.28.13      matt  * Prefetched data is expected to be read (not modified)
    740  1.74.28.13      matt  */
    741  1.74.28.13      matt #define	PREF_LOAD		0
    742  1.74.28.13      matt #define	PREF_LOAD_STREAMED	4	/* but not reused extensively; it */
    743  1.74.28.13      matt 					/* "streams" through cache.  */
    744  1.74.28.13      matt #define	PREF_LOAD_RETAINED	6	/* and reused extensively; it should */
    745  1.74.28.13      matt 					/* be "retained" in the cache.  */
    746  1.74.28.13      matt 
    747  1.74.28.13      matt /*
    748  1.74.28.13      matt  * Prefetched data is expected to be stored or modified
    749  1.74.28.13      matt  */
    750  1.74.28.13      matt #define	PREF_STORE		1
    751  1.74.28.13      matt #define	PREF_STORE_STREAMED	5	/* but not reused extensively; it */
    752  1.74.28.13      matt 					/* "streams" through cache.  */
    753  1.74.28.13      matt #define	PREF_STORE_RETAINED	7	/* and reused extensively; it should */
    754  1.74.28.13      matt 					/* be "retained" in the cache.  */
    755  1.74.28.13      matt 
    756  1.74.28.13      matt /*
    757  1.74.28.13      matt  * data is no longer expected to be used.  For a WB cache, schedule a
    758  1.74.28.13      matt  * writeback of any dirty data and afterwards free the cache lines.
    759  1.74.28.13      matt  */
    760  1.74.28.13      matt #define	PREF_WB_INV		25
    761  1.74.28.13      matt #define	PREF_NUDGE		PREF_WB_INV
    762  1.74.28.13      matt 
    763  1.74.28.13      matt /*
    764  1.74.28.13      matt  * Prepare for writing an entire cache line without the overhead
    765  1.74.28.13      matt  * involved in filling the line from memory.
    766  1.74.28.13      matt  */
    767  1.74.28.13      matt #define	PREF_PREPAREFORSTORE	30
    768  1.74.28.13      matt 
    769  1.74.28.13      matt /*
    770        1.45    simonb  * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
    771        1.18  nisimura  */
    772        1.49    simonb #define	MIPS_R2000	0x01	/* MIPS R2000 			ISA I	*/
    773        1.49    simonb #define	MIPS_R3000	0x02	/* MIPS R3000 			ISA I	*/
    774        1.49    simonb #define	MIPS_R6000	0x03	/* MIPS R6000 			ISA II	*/
    775        1.49    simonb #define	MIPS_R4000	0x04	/* MIPS R4000/R4400 		ISA III */
    776        1.49    simonb #define	MIPS_R3LSI	0x05	/* LSI Logic R3000 derivative	ISA I	*/
    777        1.49    simonb #define	MIPS_R6000A	0x06	/* MIPS R6000A 			ISA II	*/
    778        1.49    simonb #define	MIPS_R3IDT	0x07	/* IDT R3041 or RC36100 	ISA I	*/
    779        1.49    simonb #define	MIPS_R10000	0x09	/* MIPS R10000			ISA IV	*/
    780        1.49    simonb #define	MIPS_R4200	0x0a	/* NEC VR4200 			ISA III */
    781        1.49    simonb #define	MIPS_R4300	0x0b	/* NEC VR4300 			ISA III */
    782        1.49    simonb #define	MIPS_R4100	0x0c	/* NEC VR4100 			ISA III */
    783        1.49    simonb #define	MIPS_R12000	0x0e	/* MIPS R12000			ISA IV	*/
    784        1.49    simonb #define	MIPS_R14000	0x0f	/* MIPS R14000			ISA IV	*/
    785        1.49    simonb #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV	*/
    786        1.49    simonb #define	MIPS_RC32300	0x18	/* IDT RC32334,332,355		ISA 32  */
    787        1.49    simonb #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    788        1.49    simonb #define	MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    789        1.49    simonb #define	MIPS_R3SONY	0x21	/* Sony R3000 based 		ISA I	*/
    790        1.49    simonb #define	MIPS_R4650	0x22	/* QED R4650 			ISA III */
    791        1.49    simonb #define	MIPS_TX3900	0x22	/* Toshiba TX39 family		ISA I	*/
    792        1.49    simonb #define	MIPS_R5000	0x23	/* MIPS R5000 			ISA IV	*/
    793        1.49    simonb #define	MIPS_R3NKK	0x23	/* NKK R3000 based 		ISA I	*/
    794        1.49    simonb #define	MIPS_RC32364	0x26	/* IDT RC32364 			ISA 32	*/
    795        1.49    simonb #define	MIPS_RM7000	0x27	/* QED RM7000			ISA IV  */
    796        1.49    simonb #define	MIPS_RM5200	0x28	/* QED RM5200s 			ISA IV	*/
    797        1.49    simonb #define	MIPS_TX4900	0x2d	/* Toshiba TX49 family		ISA III */
    798        1.49    simonb #define	MIPS_R5900	0x2e	/* Toshiba R5900 (EECore)	ISA --- */
    799        1.49    simonb #define	MIPS_RC64470	0x30	/* IDT RC64474/RC64475 		ISA III */
    800        1.57  nisimura #define	MIPS_TX7900	0x38	/* Toshiba TX79			ISA III+*/
    801        1.49    simonb #define	MIPS_R5400	0x54	/* NEC VR5400 			ISA IV	*/
    802        1.57  nisimura #define	MIPS_R5500	0x55	/* NEC VR5500 			ISA IV	*/
    803        1.49    simonb 
    804        1.49    simonb /*
    805        1.49    simonb  * CPU revision IDs for some prehistoric processors.
    806        1.49    simonb  */
    807        1.49    simonb 
    808        1.49    simonb /* For MIPS_R3000 */
    809        1.72    simonb #define	MIPS_REV_R2000A		0x16	/* R2000A uses R3000 proc revision */
    810        1.49    simonb #define	MIPS_REV_R3000		0x20
    811        1.49    simonb #define	MIPS_REV_R3000A		0x30
    812        1.49    simonb 
    813        1.49    simonb /* For MIPS_TX3900 */
    814        1.49    simonb #define	MIPS_REV_TX3912		0x10
    815        1.49    simonb #define	MIPS_REV_TX3922		0x30
    816        1.49    simonb #define	MIPS_REV_TX3927		0x40
    817        1.49    simonb 
    818        1.49    simonb /* For MIPS_R4000 */
    819        1.49    simonb #define	MIPS_REV_R4000_A	0x00
    820        1.63   tsutsui #define	MIPS_REV_R4000_B	0x22
    821        1.63   tsutsui #define	MIPS_REV_R4000_C	0x30
    822        1.49    simonb #define	MIPS_REV_R4400_A	0x40
    823        1.49    simonb #define	MIPS_REV_R4400_B	0x50
    824        1.50    simonb #define	MIPS_REV_R4400_C	0x60
    825        1.56    simonb 
    826        1.56    simonb /* For MIPS_TX4900 */
    827        1.56    simonb #define	MIPS_REV_TX4927		0x22
    828        1.44    simonb 
    829        1.44    simonb /*
    830        1.45    simonb  * CPU processor revision IDs for company ID == 1 (MIPS)
    831        1.44    simonb  */
    832        1.49    simonb #define	MIPS_4Kc	0x80	/* MIPS 4Kc			ISA 32  */
    833        1.49    simonb #define	MIPS_5Kc	0x81	/* MIPS 5Kc			ISA 64  */
    834        1.53    simonb #define	MIPS_20Kc	0x82	/* MIPS 20Kc			ISA 64  */
    835        1.65    simonb #define	MIPS_4Kmp	0x83	/* MIPS 4Km/4Kp			ISA 32  */
    836        1.49    simonb #define	MIPS_4KEc	0x84	/* MIPS 4KEc			ISA 32  */
    837        1.65    simonb #define	MIPS_4KEmp	0x85	/* MIPS 4KEm/4KEp		ISA 32  */
    838        1.49    simonb #define	MIPS_4KSc	0x86	/* MIPS 4KSc			ISA 32  */
    839        1.65    simonb #define	MIPS_M4K	0x87	/* MIPS M4K			ISA 32  Rel 2 */
    840        1.65    simonb #define	MIPS_25Kf	0x88	/* MIPS 25Kf			ISA 64  */
    841        1.65    simonb #define	MIPS_5KE	0x89	/* MIPS 5KE			ISA 64  Rel 2 */
    842        1.65    simonb #define	MIPS_4KEc_R2	0x90	/* MIPS 4KEc_R2			ISA 32  Rel 2 */
    843        1.65    simonb #define	MIPS_4KEmp_R2	0x91	/* MIPS 4KEm/4KEp_R2		ISA 32  Rel 2 */
    844        1.65    simonb #define	MIPS_4KSd	0x92	/* MIPS 4KSd			ISA 32  Rel 2 */
    845        1.74    simonb #define	MIPS_24K	0x93	/* MIPS 24Kc/24Kf		ISA 32  Rel 2 */
    846        1.74    simonb #define	MIPS_34K	0x95	/* MIPS 34K			ISA 32  R2 MT */
    847        1.74    simonb #define	MIPS_24KE	0x96	/* MIPS 24KEc			ISA 32  Rel 2 */
    848        1.74    simonb #define	MIPS_74K	0x97	/* MIPS 74Kc/74Kf		ISA 32  Rel 2 */
    849        1.44    simonb 
    850        1.44    simonb /*
    851        1.55    simonb  * Alchemy (company ID 3) use the processor ID field to donote the CPU core
    852        1.55    simonb  * revision and the company options field do donate the SOC chip type.
    853        1.44    simonb  */
    854        1.55    simonb /* CPU processor revision IDs */
    855        1.55    simonb #define	MIPS_AU_REV1	0x01	/* Alchemy Au1000 (Rev 1)	ISA 32  */
    856        1.55    simonb #define	MIPS_AU_REV2	0x02	/* Alchemy Au1000 (Rev 2)	ISA 32  */
    857        1.55    simonb /* CPU company options IDs */
    858        1.55    simonb #define	MIPS_AU1000	0x00
    859        1.55    simonb #define	MIPS_AU1500	0x01
    860        1.55    simonb #define	MIPS_AU1100	0x02
    861        1.69      tron #define	MIPS_AU1550	0x03
    862        1.44    simonb 
    863        1.44    simonb /*
    864        1.45    simonb  * CPU processor revision IDs for company ID == 4 (SiByte)
    865        1.44    simonb  */
    866        1.49    simonb #define	MIPS_SB1	0x01	/* SiByte SB1	 		ISA 64  */
    867        1.49    simonb 
    868        1.49    simonb /*
    869        1.49    simonb  * CPU processor revision IDs for company ID == 5 (SandCraft)
    870        1.49    simonb  */
    871        1.49    simonb #define	MIPS_SR7100	0x04	/* SandCraft SR7100 		ISA 64  */
    872        1.18  nisimura 
    873        1.18  nisimura /*
    874   1.74.28.3      matt  * CPU processor revision IDs for company ID == 12 (RMI)
    875   1.74.28.3      matt  */
    876  1.74.28.10     cliff #define	MIPS_XLR732	0x00	/* RMI XLR732-C	 		ISA 64  */
    877  1.74.28.10     cliff #define	MIPS_XLR716	0x02	/* RMI XLR716-C	 		ISA 64  */
    878  1.74.28.10     cliff #define	MIPS_XLR532	0x08	/* RMI XLR532-C	 		ISA 64  */
    879  1.74.28.10     cliff #define	MIPS_XLR516	0x0a	/* RMI XLR516-C	 		ISA 64  */
    880  1.74.28.10     cliff #define	MIPS_XLR508	0x0b	/* RMI XLR508-C	 		ISA 64  */
    881  1.74.28.10     cliff #define	MIPS_XLR308	0x0f	/* RMI XLR308-C	 		ISA 64  */
    882   1.74.28.3      matt #define	MIPS_XLS616	0x40	/* RMI XLS616	 		ISA 64  */
    883   1.74.28.3      matt #define	MIPS_XLS416	0x44	/* RMI XLS416	 		ISA 64  */
    884   1.74.28.3      matt #define	MIPS_XLS608	0x4A	/* RMI XLS608	 		ISA 64  */
    885   1.74.28.3      matt #define	MIPS_XLS408	0x4E	/* RMI XLS406	 		ISA 64  */
    886   1.74.28.3      matt #define	MIPS_XLS404	0x4F	/* RMI XLS404	 		ISA 64  */
    887   1.74.28.3      matt #define	MIPS_XLS408LITE	0x88	/* RMI XLS408-Lite		ISA 64  */
    888   1.74.28.3      matt #define	MIPS_XLS404LITE	0x8C	/* RMI XLS404-Lite	 	ISA 64  */
    889   1.74.28.3      matt #define	MIPS_XLS208	0x8E	/* RMI XLS208	 		ISA 64  */
    890   1.74.28.3      matt #define	MIPS_XLS204	0x8F	/* RMI XLS204	 		ISA 64  */
    891   1.74.28.3      matt #define	MIPS_XLS108	0xCE	/* RMI XLS108	 		ISA 64  */
    892   1.74.28.3      matt #define	MIPS_XLS104	0xCF	/* RMI XLS104	 		ISA 64  */
    893   1.74.28.3      matt 
    894   1.74.28.3      matt /*
    895        1.18  nisimura  * FPU processor revision ID
    896        1.18  nisimura  */
    897        1.49    simonb #define	MIPS_SOFT	0x00	/* Software emulation		ISA I	*/
    898        1.49    simonb #define	MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I	*/
    899        1.49    simonb #define	MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I	*/
    900        1.49    simonb #define	MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I	*/
    901        1.49    simonb #define	MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II	*/
    902        1.49    simonb #define	MIPS_R4010	0x05	/* MIPS R4010 FPC		ISA II	*/
    903        1.49    simonb #define	MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
    904        1.49    simonb #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
    905        1.24       uch 
    906        1.24       uch #ifdef ENABLE_MIPS_TX3900
    907        1.24       uch #include <mips/r3900regs.h>
    908        1.47       uch #endif
    909        1.47       uch #ifdef MIPS3_5900
    910        1.49    simonb #include <mips/r5900regs.h>
    911        1.58    simonb #endif
    912        1.58    simonb #ifdef MIPS64_SB1
    913        1.58    simonb #include <mips/sb1regs.h>
    914        1.24       uch #endif
    915   1.74.28.9     cliff #if defined(MIPS64_XLP) || defined(MIPS64_XLR) || defined(MIPS64_XLS)
    916   1.74.28.9     cliff #include <mips/rmi/rmixlreg.h>
    917   1.74.28.9     cliff #endif
    918         1.1   deraadt 
    919        1.10  jonathan #endif /* _MIPS_CPUREGS_H_ */
    920