Home | History | Annotate | Line # | Download | only in include
cpuregs.h revision 1.74.28.7
      1  1.74.28.7      matt /*	$NetBSD: cpuregs.h,v 1.74.28.7 2009/09/07 21:34:47 matt Exp $	*/
      2        1.4       cgd 
      3        1.1   deraadt /*
      4        1.2     glass  * Copyright (c) 1992, 1993
      5        1.2     glass  *	The Regents of the University of California.  All rights reserved.
      6        1.1   deraadt  *
      7        1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8        1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9        1.1   deraadt  *
     10        1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11        1.1   deraadt  * modification, are permitted provided that the following conditions
     12        1.1   deraadt  * are met:
     13        1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14        1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15        1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17        1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18       1.62       agc  * 3. Neither the name of the University nor the names of its contributors
     19        1.1   deraadt  *    may be used to endorse or promote products derived from this software
     20        1.1   deraadt  *    without specific prior written permission.
     21        1.1   deraadt  *
     22        1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23        1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24        1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25        1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26        1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27        1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28        1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29        1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30        1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31        1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32        1.1   deraadt  * SUCH DAMAGE.
     33        1.1   deraadt  *
     34       1.22  nisimura  *	@(#)machConst.h 8.1 (Berkeley) 6/10/93
     35        1.1   deraadt  *
     36        1.1   deraadt  * machConst.h --
     37        1.1   deraadt  *
     38        1.1   deraadt  *	Machine dependent constants.
     39        1.1   deraadt  *
     40        1.1   deraadt  *	Copyright (C) 1989 Digital Equipment Corporation.
     41        1.1   deraadt  *	Permission to use, copy, modify, and distribute this software and
     42        1.1   deraadt  *	its documentation for any purpose and without fee is hereby granted,
     43        1.1   deraadt  *	provided that the above copyright notice appears in all copies.
     44        1.1   deraadt  *	Digital Equipment Corporation makes no representations about the
     45        1.1   deraadt  *	suitability of this software for any purpose.  It is provided "as is"
     46        1.1   deraadt  *	without express or implied warranty.
     47        1.1   deraadt  *
     48        1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
     49       1.22  nisimura  *	v 9.2 89/10/21 15:55:22 jhh Exp	 SPRITE (DECWRL)
     50        1.1   deraadt  * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
     51       1.22  nisimura  *	v 1.2 89/08/15 18:28:21 rab Exp	 SPRITE (DECWRL)
     52        1.1   deraadt  * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
     53        1.2     glass  *	v 9.1 89/09/18 17:33:00 shirriff Exp  SPRITE (DECWRL)
     54        1.1   deraadt  */
     55        1.1   deraadt 
     56       1.10  jonathan #ifndef _MIPS_CPUREGS_H_
     57       1.49    simonb #define	_MIPS_CPUREGS_H_
     58        1.1   deraadt 
     59       1.49    simonb #include <sys/cdefs.h>		/* For __CONCAT() */
     60       1.58    simonb 
     61       1.58    simonb #if defined(_KERNEL_OPT)
     62       1.58    simonb #include "opt_cputype.h"
     63       1.58    simonb #endif
     64       1.58    simonb 
     65       1.13  jonathan /*
     66       1.13  jonathan  * Address space.
     67       1.13  jonathan  * 32-bit mips CPUS partition their 32-bit address space into four segments:
     68       1.13  jonathan  *
     69       1.13  jonathan  * kuseg   0x00000000 - 0x7fffffff  User virtual mem,  mapped
     70       1.13  jonathan  * kseg0   0x80000000 - 0x9fffffff  Physical memory, cached, unmapped
     71       1.13  jonathan  * kseg1   0xa0000000 - 0xbfffffff  Physical memory, uncached, unmapped
     72       1.13  jonathan  * kseg2   0xc0000000 - 0xffffffff  kernel-virtual,  mapped
     73       1.13  jonathan  *
     74       1.13  jonathan  * mips1 physical memory is limited to 512Mbytes, which is
     75       1.13  jonathan  * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
     76       1.13  jonathan  * Caching of mapped addresses is controlled by bits in the TLB entry.
     77       1.13  jonathan  */
     78       1.13  jonathan 
     79  1.74.28.6      matt #ifdef _LP64
     80  1.74.28.6      matt #define	MIPS_XUSEG_START		(0L << 62)
     81  1.74.28.6      matt #define	MIPS_XUSEG_P(x)			(((uint64_t)(x) >> 62) == 0)
     82  1.74.28.6      matt #define	MIPS_USEG_P(x)			((uintptr_t)(x) < 0x80000000L)
     83  1.74.28.6      matt #define	MIPS_XSSEG_START		(1L << 62)
     84  1.74.28.6      matt #define	MIPS_XSSEG_P(x)			(((uint64_t)(x) >> 62) == 1)
     85  1.74.28.6      matt #endif
     86  1.74.28.2      matt 
     87  1.74.28.2      matt /*
     88  1.74.28.2      matt  * MIPS addresses are signed and we defining as negative so that
     89  1.74.28.2      matt  * in LP64 kern they get sign-extended correctly.
     90  1.74.28.2      matt  */
     91  1.74.28.5      matt #ifndef _LOCORE
     92  1.74.28.5      matt #define	MIPS_KSEG0_START		(-0x7fffffffL-1) /* 0x80000000 */
     93  1.74.28.5      matt #define	MIPS_KSEG1_START		-0x60000000L	/* 0xa0000000 */
     94  1.74.28.5      matt #define	MIPS_KSEG2_START		-0x40000000L	/* 0xc0000000 */
     95  1.74.28.5      matt #define	MIPS_MAX_MEM_ADDR		-0x42000000L	/* 0xbe000000 */
     96  1.74.28.5      matt #define	MIPS_RESERVED_ADDR		-0x40380000L	/* 0xbfc80000 */
     97  1.74.28.5      matt #endif
     98       1.49    simonb 
     99       1.49    simonb #define	MIPS_PHYS_MASK			0x1fffffff
    100       1.49    simonb 
    101       1.71      matt #define	MIPS_KSEG0_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    102  1.74.28.2      matt #define	MIPS_PHYS_TO_KSEG0(x)	((uintptr_t)(x) | (intptr_t)MIPS_KSEG0_START)
    103       1.71      matt #define	MIPS_KSEG1_TO_PHYS(x)	((uintptr_t)(x) & MIPS_PHYS_MASK)
    104  1.74.28.2      matt #define	MIPS_PHYS_TO_KSEG1(x)	((uintptr_t)(x) | (intptr_t)MIPS_KSEG1_START)
    105       1.13  jonathan 
    106  1.74.28.7      matt #define	MIPS_KSEG0_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG0_START)
    107  1.74.28.7      matt #define	MIPS_KSEG1_P(x)		(((intptr_t)(x) & ~MIPS_PHYS_MASK) == MIPS_KSEG1_START)
    108  1.74.28.6      matt #define	MIPS_KSEG2_P(x)		((uintptr_t)MIPS_KSEG2_START <= (uintptr_t)(x))
    109  1.74.28.6      matt 
    110       1.13  jonathan /* Map virtual address to index in mips3 r4k virtually-indexed cache */
    111       1.49    simonb #define	MIPS3_VA_TO_CINDEX(x) \
    112  1.74.28.2      matt 		(((intptr_t)(x) & 0xffffff) | MIPS_KSEG0_START)
    113  1.74.28.6      matt 
    114  1.74.28.2      matt #define	MIPS_XSEG_MASK		(0x3fffffffffffffffLL)
    115  1.74.28.2      matt #define	MIPS_XKSEG_START	(0x3ULL << 62)
    116  1.74.28.1      matt #define	MIPS_XKSEG_P(x)		(((uint64_t)(x) >> 62) == 3)
    117  1.74.28.1      matt 
    118  1.74.28.2      matt #define	MIPS_XKPHYS_START	(0x2ULL << 62)
    119       1.49    simonb #define	MIPS_PHYS_TO_XKPHYS(cca,x) \
    120  1.74.28.2      matt 	(MIPS_XKPHYS_START | ((uint64_t)(cca) << 59) | (x))
    121  1.74.28.7      matt #define	MIPS_XKPHYS_TO_PHYS(x)	((uintptr_t)(x) & 0x0effffffffffffffLL)
    122  1.74.28.7      matt #define	MIPS_XKPHYS_TO_CCA(x)	(((uintptr_t)(x) >> 59) & 7)
    123  1.74.28.1      matt #define	MIPS_XKPHYS_P(x)	(((uint64_t)(x) >> 62) == 2)
    124       1.49    simonb 
    125  1.74.28.6      matt #define	CCA_UNCACHED		2
    126  1.74.28.6      matt #define	CCA_CACHEABLE		3	/* cacheable non-coherent */
    127  1.74.28.6      matt 
    128       1.47       uch /* CPU dependent mtc0 hazard hook */
    129       1.58    simonb #define	COP0_SYNC		/* nothing */
    130       1.58    simonb #define	COP0_HAZARD_FPUENABLE	nop; nop; nop; nop;
    131        1.5  jonathan 
    132        1.5  jonathan /*
    133        1.1   deraadt  * The bits in the cause register.
    134        1.1   deraadt  *
    135        1.5  jonathan  * Bits common to r3000 and r4000:
    136        1.5  jonathan  *
    137       1.13  jonathan  *	MIPS_CR_BR_DELAY	Exception happened in branch delay slot.
    138       1.13  jonathan  *	MIPS_CR_COP_ERR		Coprocessor error.
    139       1.13  jonathan  *	MIPS_CR_IP		Interrupt pending bits defined below.
    140        1.5  jonathan  *				(same meaning as in CAUSE register).
    141       1.13  jonathan  *	MIPS_CR_EXC_CODE	The exception type (see exception codes below).
    142        1.5  jonathan  *
    143        1.5  jonathan  * Differences:
    144        1.5  jonathan  *  r3k has 4 bits of execption type, r4k has 5 bits.
    145        1.1   deraadt  */
    146       1.49    simonb #define	MIPS_CR_BR_DELAY	0x80000000
    147       1.49    simonb #define	MIPS_CR_COP_ERR		0x30000000
    148       1.49    simonb #define	MIPS1_CR_EXC_CODE	0x0000003C	/* four bits */
    149       1.49    simonb #define	MIPS3_CR_EXC_CODE	0x0000007C	/* five bits */
    150       1.49    simonb #define	MIPS_CR_IP		0x0000FF00
    151       1.49    simonb #define	MIPS_CR_EXC_CODE_SHIFT	2
    152        1.1   deraadt 
    153        1.1   deraadt /*
    154        1.1   deraadt  * The bits in the status register.  All bits are active when set to 1.
    155        1.1   deraadt  *
    156        1.5  jonathan  *	R3000 status register fields:
    157       1.52    simonb  *	MIPS_SR_COP_USABILITY	Control the usability of the four coprocessors.
    158       1.52    simonb  *	MIPS_SR_TS		TLB shutdown.
    159        1.5  jonathan  *
    160        1.5  jonathan  *	MIPS_SR_INT_IE		Master (current) interrupt enable bit.
    161        1.5  jonathan  *
    162        1.5  jonathan  * Differences:
    163        1.5  jonathan  *	r3k has cache control is via frobbing SR register bits, whereas the
    164        1.5  jonathan  *	r4k cache control is via explicit instructions.
    165        1.5  jonathan  *	r3k has a 3-entry stack of kernel/user bits, whereas the
    166        1.5  jonathan  *	r4k has kernel/supervisor/user.
    167        1.5  jonathan  */
    168       1.49    simonb #define	MIPS_SR_COP_USABILITY	0xf0000000
    169       1.49    simonb #define	MIPS_SR_COP_0_BIT	0x10000000
    170       1.49    simonb #define	MIPS_SR_COP_1_BIT	0x20000000
    171        1.5  jonathan 
    172        1.5  jonathan 	/* r4k and r3k differences, see below */
    173        1.5  jonathan 
    174       1.52    simonb #define	MIPS_SR_MX		0x01000000	/* MIPS64 */
    175       1.52    simonb #define	MIPS_SR_PX		0x00800000	/* MIPS64 */
    176       1.51    simonb #define	MIPS_SR_BEV		0x00400000	/* Use boot exception vector */
    177       1.52    simonb #define	MIPS_SR_TS		0x00200000
    178        1.5  jonathan 
    179        1.5  jonathan 	/* r4k and r3k differences, see below */
    180        1.5  jonathan 
    181       1.49    simonb #define	MIPS_SR_INT_IE		0x00000001
    182       1.13  jonathan /*#define MIPS_SR_MBZ		0x0f8000c0*/	/* Never used, true for r3k */
    183       1.13  jonathan /*#define MIPS_SR_INT_MASK	0x0000ff00*/
    184        1.5  jonathan 
    185        1.5  jonathan 
    186        1.5  jonathan /*
    187        1.5  jonathan  * The R2000/R3000-specific status register bit definitions.
    188        1.5  jonathan  * all bits are active when set to 1.
    189        1.5  jonathan  *
    190       1.13  jonathan  *	MIPS_SR_PARITY_ERR	Parity error.
    191       1.13  jonathan  *	MIPS_SR_CACHE_MISS	Most recent D-cache load resulted in a miss.
    192       1.13  jonathan  *	MIPS_SR_PARITY_ZERO	Zero replaces outgoing parity bits.
    193       1.13  jonathan  *	MIPS_SR_SWAP_CACHES	Swap I-cache and D-cache.
    194       1.13  jonathan  *	MIPS_SR_ISOL_CACHES	Isolate D-cache from main memory.
    195        1.1   deraadt  *				Interrupt enable bits defined below.
    196       1.13  jonathan  *	MIPS_SR_KU_OLD		Old kernel/user mode bit. 1 => user mode.
    197       1.13  jonathan  *	MIPS_SR_INT_ENA_OLD	Old interrupt enable bit.
    198       1.13  jonathan  *	MIPS_SR_KU_PREV		Previous kernel/user mode bit. 1 => user mode.
    199       1.13  jonathan  *	MIPS_SR_INT_ENA_PREV	Previous interrupt enable bit.
    200       1.13  jonathan  *	MIPS_SR_KU_CUR		Current kernel/user mode bit. 1 => user mode.
    201        1.1   deraadt  */
    202        1.5  jonathan 
    203       1.49    simonb #define	MIPS1_PARITY_ERR	0x00100000
    204       1.49    simonb #define	MIPS1_CACHE_MISS	0x00080000
    205       1.49    simonb #define	MIPS1_PARITY_ZERO	0x00040000
    206       1.49    simonb #define	MIPS1_SWAP_CACHES	0x00020000
    207       1.49    simonb #define	MIPS1_ISOL_CACHES	0x00010000
    208       1.49    simonb 
    209       1.49    simonb #define	MIPS1_SR_KU_OLD		0x00000020	/* 2nd stacked KU/IE*/
    210       1.49    simonb #define	MIPS1_SR_INT_ENA_OLD	0x00000010	/* 2nd stacked KU/IE*/
    211       1.49    simonb #define	MIPS1_SR_KU_PREV	0x00000008	/* 1st stacked KU/IE*/
    212       1.49    simonb #define	MIPS1_SR_INT_ENA_PREV	0x00000004	/* 1st stacked KU/IE*/
    213       1.49    simonb #define	MIPS1_SR_KU_CUR		0x00000002	/* current KU */
    214        1.5  jonathan 
    215        1.5  jonathan /* backwards compatibility */
    216       1.49    simonb #define	MIPS_SR_PARITY_ERR	MIPS1_PARITY_ERR
    217       1.49    simonb #define	MIPS_SR_CACHE_MISS	MIPS1_CACHE_MISS
    218       1.49    simonb #define	MIPS_SR_PARITY_ZERO	MIPS1_PARITY_ZERO
    219       1.49    simonb #define	MIPS_SR_SWAP_CACHES	MIPS1_SWAP_CACHES
    220       1.49    simonb #define	MIPS_SR_ISOL_CACHES	MIPS1_ISOL_CACHES
    221       1.49    simonb 
    222       1.49    simonb #define	MIPS_SR_KU_OLD		MIPS1_SR_KU_OLD
    223       1.49    simonb #define	MIPS_SR_INT_ENA_OLD	MIPS1_SR_INT_ENA_OLD
    224       1.49    simonb #define	MIPS_SR_KU_PREV		MIPS1_SR_KU_PREV
    225       1.49    simonb #define	MIPS_SR_KU_CUR		MIPS1_SR_KU_CUR
    226       1.49    simonb #define	MIPS_SR_INT_ENA_PREV	MIPS1_SR_INT_ENA_PREV
    227        1.5  jonathan 
    228        1.5  jonathan /*
    229        1.5  jonathan  * R4000 status register bit definitons,
    230        1.5  jonathan  * where different from r2000/r3000.
    231        1.5  jonathan  */
    232       1.49    simonb #define	MIPS3_SR_XX		0x80000000
    233       1.49    simonb #define	MIPS3_SR_RP		0x08000000
    234       1.61    simonb #define	MIPS3_SR_FR		0x04000000
    235       1.49    simonb #define	MIPS3_SR_RE		0x02000000
    236       1.49    simonb 
    237       1.49    simonb #define	MIPS3_SR_DIAG_DL	0x01000000		/* QED 52xx */
    238       1.49    simonb #define	MIPS3_SR_DIAG_IL	0x00800000		/* QED 52xx */
    239       1.52    simonb #define	MIPS3_SR_SR		0x00100000
    240       1.52    simonb #define	MIPS3_SR_NMI		0x00080000		/* MIPS32/64 */
    241       1.49    simonb #define	MIPS3_SR_DIAG_CH	0x00040000
    242       1.49    simonb #define	MIPS3_SR_DIAG_CE	0x00020000
    243       1.49    simonb #define	MIPS3_SR_DIAG_PE	0x00010000
    244       1.70    simonb #define	MIPS3_SR_EIE		0x00010000		/* TX79/R5900 */
    245       1.49    simonb #define	MIPS3_SR_KX		0x00000080
    246       1.49    simonb #define	MIPS3_SR_SX		0x00000040
    247       1.49    simonb #define	MIPS3_SR_UX		0x00000020
    248       1.49    simonb #define	MIPS3_SR_KSU_MASK	0x00000018
    249       1.49    simonb #define	MIPS3_SR_KSU_USER	0x00000010
    250       1.49    simonb #define	MIPS3_SR_KSU_SUPER	0x00000008
    251       1.49    simonb #define	MIPS3_SR_KSU_KERNEL	0x00000000
    252       1.49    simonb #define	MIPS3_SR_ERL		0x00000004
    253       1.49    simonb #define	MIPS3_SR_EXL		0x00000002
    254       1.49    simonb 
    255       1.49    simonb #ifdef MIPS3_5900
    256       1.49    simonb #undef MIPS_SR_INT_IE
    257       1.49    simonb #define	MIPS_SR_INT_IE		0x00010001		/* XXX */
    258       1.49    simonb #endif
    259       1.49    simonb 
    260       1.49    simonb #define	MIPS_SR_SOFT_RESET	MIPS3_SR_SOFT_RESET
    261       1.49    simonb #define	MIPS_SR_DIAG_CH		MIPS3_SR_DIAG_CH
    262       1.49    simonb #define	MIPS_SR_DIAG_CE		MIPS3_SR_DIAG_CE
    263       1.49    simonb #define	MIPS_SR_DIAG_PE		MIPS3_SR_DIAG_PE
    264       1.49    simonb #define	MIPS_SR_KX		MIPS3_SR_KX
    265       1.49    simonb #define	MIPS_SR_SX		MIPS3_SR_SX
    266       1.49    simonb #define	MIPS_SR_UX		MIPS3_SR_UX
    267       1.49    simonb 
    268       1.49    simonb #define	MIPS_SR_KSU_MASK	MIPS3_SR_KSU_MASK
    269       1.49    simonb #define	MIPS_SR_KSU_USER	MIPS3_SR_KSU_USER
    270       1.49    simonb #define	MIPS_SR_KSU_SUPER	MIPS3_SR_KSU_SUPER
    271       1.49    simonb #define	MIPS_SR_KSU_KERNEL	MIPS3_SR_KSU_KERNEL
    272       1.49    simonb #define	MIPS_SR_ERL		MIPS3_SR_ERL
    273       1.49    simonb #define	MIPS_SR_EXL		MIPS3_SR_EXL
    274        1.5  jonathan 
    275        1.1   deraadt 
    276        1.1   deraadt /*
    277        1.1   deraadt  * The interrupt masks.
    278        1.1   deraadt  * If a bit in the mask is 1 then the interrupt is enabled (or pending).
    279        1.1   deraadt  */
    280       1.49    simonb #define	MIPS_INT_MASK		0xff00
    281       1.49    simonb #define	MIPS_INT_MASK_5		0x8000
    282       1.49    simonb #define	MIPS_INT_MASK_4		0x4000
    283       1.49    simonb #define	MIPS_INT_MASK_3		0x2000
    284       1.49    simonb #define	MIPS_INT_MASK_2		0x1000
    285       1.49    simonb #define	MIPS_INT_MASK_1		0x0800
    286       1.49    simonb #define	MIPS_INT_MASK_0		0x0400
    287       1.49    simonb #define	MIPS_HARD_INT_MASK	0xfc00
    288       1.49    simonb #define	MIPS_SOFT_INT_MASK_1	0x0200
    289       1.49    simonb #define	MIPS_SOFT_INT_MASK_0	0x0100
    290        1.6  jonathan 
    291       1.11  jonathan /*
    292       1.35     jeffs  * mips3 CPUs have on-chip timer at INT_MASK_5.  Each platform can
    293       1.35     jeffs  * choose to enable this interrupt.
    294       1.11  jonathan  */
    295       1.35     jeffs #if defined(MIPS3_ENABLE_CLOCK_INTR)
    296       1.49    simonb #define	MIPS3_INT_MASK			MIPS_INT_MASK
    297       1.49    simonb #define	MIPS3_HARD_INT_MASK		MIPS_HARD_INT_MASK
    298       1.35     jeffs #else
    299       1.49    simonb #define	MIPS3_INT_MASK			(MIPS_INT_MASK &  ~MIPS_INT_MASK_5)
    300       1.49    simonb #define	MIPS3_HARD_INT_MASK		(MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
    301       1.35     jeffs #endif
    302        1.5  jonathan 
    303        1.1   deraadt /*
    304        1.1   deraadt  * The bits in the context register.
    305        1.1   deraadt  */
    306       1.49    simonb #define	MIPS1_CNTXT_PTE_BASE	0xFFE00000
    307       1.49    simonb #define	MIPS1_CNTXT_BAD_VPN	0x001FFFFC
    308        1.5  jonathan 
    309       1.49    simonb #define	MIPS3_CNTXT_PTE_BASE	0xFF800000
    310       1.49    simonb #define	MIPS3_CNTXT_BAD_VPN2	0x007FFFF0
    311        1.1   deraadt 
    312        1.1   deraadt /*
    313       1.15  jonathan  * The bits in the MIPS3 config register.
    314       1.15  jonathan  *
    315       1.15  jonathan  *	bit 0..5: R/W, Bit 6..31: R/O
    316       1.15  jonathan  */
    317       1.15  jonathan 
    318       1.15  jonathan /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    319       1.49    simonb #define	MIPS3_CONFIG_K0_MASK	0x00000007
    320       1.15  jonathan 
    321       1.15  jonathan /*
    322       1.15  jonathan  * R/W Update on Store Conditional
    323       1.15  jonathan  *	0: Store Conditional uses coherency algorithm specified by TLB
    324       1.15  jonathan  *	1: Store Conditional uses cacheable coherent update on write
    325       1.15  jonathan  */
    326       1.49    simonb #define	MIPS3_CONFIG_CU		0x00000008
    327       1.15  jonathan 
    328       1.49    simonb #define	MIPS3_CONFIG_DB		0x00000010	/* Primary D-cache line size */
    329       1.49    simonb #define	MIPS3_CONFIG_IB		0x00000020	/* Primary I-cache line size */
    330       1.49    simonb #define	MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
    331       1.17  nisimura 	(((config) & (bit)) ? 32 : 16)
    332       1.15  jonathan 
    333       1.49    simonb #define	MIPS3_CONFIG_DC_MASK	0x000001c0	/* Primary D-cache size */
    334       1.49    simonb #define	MIPS3_CONFIG_DC_SHIFT	6
    335       1.49    simonb #define	MIPS3_CONFIG_IC_MASK	0x00000e00	/* Primary I-cache size */
    336       1.49    simonb #define	MIPS3_CONFIG_IC_SHIFT	9
    337       1.49    simonb #define	MIPS3_CONFIG_C_DEFBASE	0x1000		/* default base 2^12 */
    338       1.66   tsutsui 
    339       1.66   tsutsui /* Cache size mode indication: available only on Vr41xx CPUs */
    340       1.66   tsutsui #define	MIPS3_CONFIG_CS		0x00001000
    341       1.66   tsutsui #define	MIPS3_CONFIG_C_4100BASE	0x0400		/* base is 2^10 if CS=1 */
    342       1.49    simonb #define	MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
    343       1.36     chuck 	((base) << (((config) & (mask)) >> (shift)))
    344       1.59     rafal 
    345       1.59     rafal /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
    346       1.59     rafal #define	MIPS3_CONFIG_SE		0x00001000
    347       1.15  jonathan 
    348       1.15  jonathan /* Block ordering: 0: sequential, 1: sub-block */
    349       1.49    simonb #define	MIPS3_CONFIG_EB		0x00002000
    350       1.15  jonathan 
    351       1.15  jonathan /* ECC mode - 0: ECC mode, 1: parity mode */
    352       1.49    simonb #define	MIPS3_CONFIG_EM		0x00004000
    353       1.15  jonathan 
    354       1.15  jonathan /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
    355       1.49    simonb #define	MIPS3_CONFIG_BE		0x00008000
    356       1.15  jonathan 
    357       1.15  jonathan /* Dirty Shared coherency state - 0: enabled, 1: disabled */
    358       1.49    simonb #define	MIPS3_CONFIG_SM		0x00010000
    359       1.15  jonathan 
    360       1.15  jonathan /* Secondary Cache - 0: present, 1: not present */
    361       1.49    simonb #define	MIPS3_CONFIG_SC		0x00020000
    362       1.15  jonathan 
    363       1.26    castor /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
    364       1.49    simonb #define	MIPS3_CONFIG_EW_MASK	0x000c0000
    365       1.49    simonb #define	MIPS3_CONFIG_EW_SHIFT	18
    366       1.15  jonathan 
    367       1.15  jonathan /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
    368       1.49    simonb #define	MIPS3_CONFIG_SW		0x00100000
    369       1.15  jonathan 
    370       1.15  jonathan /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
    371       1.49    simonb #define	MIPS3_CONFIG_SS		0x00200000
    372       1.15  jonathan 
    373       1.15  jonathan /* Secondary Cache line size */
    374       1.49    simonb #define	MIPS3_CONFIG_SB_MASK	0x00c00000
    375       1.49    simonb #define	MIPS3_CONFIG_SB_SHIFT	22
    376       1.49    simonb #define	MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
    377       1.15  jonathan 	(0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
    378       1.15  jonathan 
    379       1.33     soren /* Write back data rate */
    380       1.49    simonb #define	MIPS3_CONFIG_EP_MASK	0x0f000000
    381       1.49    simonb #define	MIPS3_CONFIG_EP_SHIFT	24
    382       1.15  jonathan 
    383       1.15  jonathan /* System clock ratio - this value is CPU dependent */
    384       1.49    simonb #define	MIPS3_CONFIG_EC_MASK	0x70000000
    385       1.49    simonb #define	MIPS3_CONFIG_EC_SHIFT	28
    386       1.15  jonathan 
    387       1.15  jonathan /* Master-Checker Mode - 1: enabled */
    388       1.49    simonb #define	MIPS3_CONFIG_CM		0x80000000
    389       1.64   tsutsui 
    390       1.64   tsutsui /*
    391       1.64   tsutsui  * The bits in the MIPS4 config register.
    392       1.64   tsutsui  */
    393       1.64   tsutsui 
    394       1.64   tsutsui /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
    395       1.64   tsutsui #define	MIPS4_CONFIG_K0_MASK	MIPS3_CONFIG_K0_MASK
    396       1.64   tsutsui #define	MIPS4_CONFIG_DN_MASK	0x00000018	/* Device number */
    397       1.64   tsutsui #define	MIPS4_CONFIG_CT		0x00000020	/* CohPrcReqTar */
    398       1.64   tsutsui #define	MIPS4_CONFIG_PE		0x00000040	/* PreElmReq */
    399       1.64   tsutsui #define	MIPS4_CONFIG_PM_MASK	0x00000180	/* PreReqMax */
    400       1.64   tsutsui #define	MIPS4_CONFIG_EC_MASK	0x00001e00	/* SysClkDiv */
    401       1.64   tsutsui #define	MIPS4_CONFIG_SB		0x00002000	/* SCBlkSize */
    402       1.64   tsutsui #define	MIPS4_CONFIG_SK		0x00004000	/* SCColEn */
    403       1.64   tsutsui #define	MIPS4_CONFIG_BE		0x00008000	/* MemEnd */
    404       1.64   tsutsui #define	MIPS4_CONFIG_SS_MASK	0x00070000	/* SCSize */
    405       1.64   tsutsui #define	MIPS4_CONFIG_SC_MASK	0x00380000	/* SCClkDiv */
    406       1.64   tsutsui #define	MIPS4_CONFIG_RESERVED	0x03c00000	/* Reserved wired 0 */
    407       1.64   tsutsui #define	MIPS4_CONFIG_DC_MASK	0x1c000000	/* Primary D-Cache size */
    408       1.64   tsutsui #define	MIPS4_CONFIG_IC_MASK	0xe0000000	/* Primary I-Cache size */
    409       1.64   tsutsui 
    410       1.64   tsutsui #define	MIPS4_CONFIG_DC_SHIFT	26
    411       1.64   tsutsui #define	MIPS4_CONFIG_IC_SHIFT	29
    412       1.64   tsutsui 
    413       1.64   tsutsui #define	MIPS4_CONFIG_CACHE_SIZE(config, mask, base, shift)		\
    414       1.64   tsutsui 	((base) << (((config) & (mask)) >> (shift)))
    415       1.64   tsutsui 
    416       1.64   tsutsui #define	MIPS4_CONFIG_CACHE_L2_LSIZE(config)				\
    417       1.64   tsutsui 	(((config) & MIPS4_CONFIG_SB) ? 128 : 64)
    418       1.15  jonathan 
    419       1.15  jonathan /*
    420        1.1   deraadt  * Location of exception vectors.
    421        1.5  jonathan  *
    422        1.5  jonathan  * Common vectors:  reset and UTLB miss.
    423        1.1   deraadt  */
    424  1.74.28.2      matt #define	MIPS_RESET_EXC_VEC	MIPS_PHYS_TO_KSEG1(0x1FC00000)
    425  1.74.28.2      matt #define	MIPS_UTLB_MISS_EXC_VEC	MIPS_PHYS_TO_KSEG0(0)
    426       1.49    simonb 
    427       1.49    simonb /*
    428       1.49    simonb  * MIPS-1 general exception vector (everything else)
    429       1.49    simonb  */
    430  1.74.28.2      matt #define	MIPS1_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0080)
    431       1.49    simonb 
    432       1.49    simonb /*
    433       1.49    simonb  * MIPS-III exception vectors
    434       1.49    simonb  */
    435  1.74.28.2      matt #define	MIPS3_XTLB_MISS_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0080)
    436  1.74.28.2      matt #define	MIPS3_CACHE_ERR_EXC_VEC MIPS_PHYS_TO_KSEG0(0x0100)
    437  1.74.28.2      matt #define	MIPS3_GEN_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0180)
    438        1.5  jonathan 
    439        1.5  jonathan /*
    440       1.49    simonb  * TX79 (R5900) exception vectors
    441        1.5  jonathan  */
    442  1.74.28.2      matt #define MIPS_R5900_COUNTER_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0080)
    443  1.74.28.2      matt #define MIPS_R5900_DEBUG_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0100)
    444        1.5  jonathan 
    445        1.5  jonathan /*
    446       1.49    simonb  * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
    447        1.5  jonathan  */
    448  1.74.28.2      matt #define	MIPS3_INTR_EXC_VEC	MIPS_PHYS_TO_KSEG0(0x0200)
    449        1.5  jonathan 
    450        1.5  jonathan /*
    451        1.1   deraadt  * Coprocessor 0 registers:
    452        1.1   deraadt  *
    453       1.46    simonb  *				v--- width for mips I,III,32,64
    454       1.46    simonb  *				     (3=32bit, 6=64bit, i=impl dep)
    455       1.46    simonb  *  0	MIPS_COP_0_TLB_INDEX	3333 TLB Index.
    456       1.46    simonb  *  1	MIPS_COP_0_TLB_RANDOM	3333 TLB Random.
    457       1.46    simonb  *  2	MIPS_COP_0_TLB_LOW	3... r3k TLB entry low.
    458       1.46    simonb  *  2	MIPS_COP_0_TLB_LO0	.636 r4k TLB entry low.
    459       1.46    simonb  *  3	MIPS_COP_0_TLB_LO1	.636 r4k TLB entry low, extended.
    460       1.46    simonb  *  4	MIPS_COP_0_TLB_CONTEXT	3636 TLB Context.
    461       1.46    simonb  *  5	MIPS_COP_0_TLB_PG_MASK	.333 TLB Page Mask register.
    462       1.46    simonb  *  6	MIPS_COP_0_TLB_WIRED	.333 Wired TLB number.
    463       1.46    simonb  *  8	MIPS_COP_0_BAD_VADDR	3636 Bad virtual address.
    464       1.46    simonb  *  9	MIPS_COP_0_COUNT	.333 Count register.
    465       1.46    simonb  * 10	MIPS_COP_0_TLB_HI	3636 TLB entry high.
    466       1.46    simonb  * 11	MIPS_COP_0_COMPARE	.333 Compare (against Count).
    467       1.46    simonb  * 12	MIPS_COP_0_STATUS	3333 Status register.
    468       1.46    simonb  * 13	MIPS_COP_0_CAUSE	3333 Exception cause register.
    469       1.46    simonb  * 14	MIPS_COP_0_EXC_PC	3636 Exception PC.
    470       1.46    simonb  * 15	MIPS_COP_0_PRID		3333 Processor revision identifier.
    471  1.74.28.4    simonb  * 15/1	MIPS_COP_0_EBASE	..33 Exception Base
    472       1.46    simonb  * 16	MIPS_COP_0_CONFIG	3333 Configuration register.
    473       1.46    simonb  * 16/1	MIPS_COP_0_CONFIG1	..33 Configuration register 1.
    474       1.46    simonb  * 16/2	MIPS_COP_0_CONFIG2	..33 Configuration register 2.
    475       1.46    simonb  * 16/3	MIPS_COP_0_CONFIG3	..33 Configuration register 3.
    476       1.46    simonb  * 17	MIPS_COP_0_LLADDR	.336 Load Linked Address.
    477       1.46    simonb  * 18	MIPS_COP_0_WATCH_LO	.336 WatchLo register.
    478       1.46    simonb  * 19	MIPS_COP_0_WATCH_HI	.333 WatchHi register.
    479       1.46    simonb  * 20	MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
    480       1.46    simonb  * 23	MIPS_COP_0_DEBUG	.... Debug JTAG register.
    481       1.46    simonb  * 24	MIPS_COP_0_DEPC		.... DEPC JTAG register.
    482       1.46    simonb  * 25	MIPS_COP_0_PERFCNT	..36 Performance Counter register.
    483       1.46    simonb  * 26	MIPS_COP_0_ECC		.3ii ECC / Error Control register.
    484       1.46    simonb  * 27	MIPS_COP_0_CACHE_ERR	.3ii Cache Error register.
    485       1.46    simonb  * 28/0	MIPS_COP_0_TAG_LO	.3ii Cache TagLo register (instr).
    486       1.46    simonb  * 28/1	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (instr).
    487       1.46    simonb  * 28/2	MIPS_COP_0_TAG_LO	..ii Cache TagLo register (data).
    488       1.46    simonb  * 28/3	MIPS_COP_0_DATA_LO	..ii Cache DataLo register (data).
    489       1.46    simonb  * 29/0	MIPS_COP_0_TAG_HI	.3ii Cache TagHi register (instr).
    490       1.46    simonb  * 29/1	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (instr).
    491       1.46    simonb  * 29/2	MIPS_COP_0_TAG_HI	..ii Cache TagHi register (data).
    492       1.46    simonb  * 29/3	MIPS_COP_0_DATA_HI	..ii Cache DataHi register (data).
    493       1.46    simonb  * 30	MIPS_COP_0_ERROR_PC	.636 Error EPC register.
    494       1.46    simonb  * 31	MIPS_COP_0_DESAVE	.... DESAVE JTAG register.
    495        1.1   deraadt  */
    496       1.49    simonb #ifdef _LOCORE
    497       1.49    simonb #define	_(n)	__CONCAT($,n)
    498       1.49    simonb #else
    499       1.49    simonb #define	_(n)	n
    500       1.49    simonb #endif
    501       1.49    simonb #define	MIPS_COP_0_TLB_INDEX	_(0)
    502       1.49    simonb #define	MIPS_COP_0_TLB_RANDOM	_(1)
    503       1.22  nisimura 	/* Name and meaning of	TLB bits for $2 differ on r3k and r4k. */
    504        1.5  jonathan 
    505       1.49    simonb #define	MIPS_COP_0_TLB_CONTEXT	_(4)
    506        1.5  jonathan 					/* $5 and $6 new with MIPS-III */
    507       1.49    simonb #define	MIPS_COP_0_BAD_VADDR	_(8)
    508       1.49    simonb #define	MIPS_COP_0_TLB_HI	_(10)
    509       1.49    simonb #define	MIPS_COP_0_STATUS	_(12)
    510       1.49    simonb #define	MIPS_COP_0_CAUSE	_(13)
    511       1.49    simonb #define	MIPS_COP_0_EXC_PC	_(14)
    512       1.49    simonb #define	MIPS_COP_0_PRID		_(15)
    513        1.1   deraadt 
    514        1.5  jonathan 
    515       1.18  nisimura /* MIPS-I */
    516       1.49    simonb #define	MIPS_COP_0_TLB_LOW	_(2)
    517        1.5  jonathan 
    518       1.18  nisimura /* MIPS-III */
    519       1.49    simonb #define	MIPS_COP_0_TLB_LO0	_(2)
    520       1.49    simonb #define	MIPS_COP_0_TLB_LO1	_(3)
    521        1.5  jonathan 
    522       1.49    simonb #define	MIPS_COP_0_TLB_PG_MASK	_(5)
    523       1.49    simonb #define	MIPS_COP_0_TLB_WIRED	_(6)
    524       1.14  jonathan 
    525       1.49    simonb #define	MIPS_COP_0_COUNT	_(9)
    526       1.49    simonb #define	MIPS_COP_0_COMPARE	_(11)
    527        1.5  jonathan 
    528       1.49    simonb #define	MIPS_COP_0_CONFIG	_(16)
    529       1.49    simonb #define	MIPS_COP_0_LLADDR	_(17)
    530       1.49    simonb #define	MIPS_COP_0_WATCH_LO	_(18)
    531       1.49    simonb #define	MIPS_COP_0_WATCH_HI	_(19)
    532       1.49    simonb #define	MIPS_COP_0_TLB_XCONTEXT _(20)
    533       1.49    simonb #define	MIPS_COP_0_ECC		_(26)
    534       1.49    simonb #define	MIPS_COP_0_CACHE_ERR	_(27)
    535       1.49    simonb #define	MIPS_COP_0_TAG_LO	_(28)
    536       1.49    simonb #define	MIPS_COP_0_TAG_HI	_(29)
    537       1.49    simonb #define	MIPS_COP_0_ERROR_PC	_(30)
    538        1.5  jonathan 
    539       1.40    simonb /* MIPS32/64 */
    540       1.49    simonb #define	MIPS_COP_0_DEBUG	_(23)
    541       1.49    simonb #define	MIPS_COP_0_DEPC		_(24)
    542       1.49    simonb #define	MIPS_COP_0_PERFCNT	_(25)
    543       1.49    simonb #define	MIPS_COP_0_DATA_LO	_(28)
    544       1.49    simonb #define	MIPS_COP_0_DATA_HI	_(29)
    545       1.49    simonb #define	MIPS_COP_0_DESAVE	_(31)
    546        1.5  jonathan 
    547        1.1   deraadt /*
    548        1.1   deraadt  * Values for the code field in a break instruction.
    549        1.1   deraadt  */
    550       1.49    simonb #define	MIPS_BREAK_INSTR	0x0000000d
    551       1.49    simonb #define	MIPS_BREAK_VAL_MASK	0x03ff0000
    552       1.49    simonb #define	MIPS_BREAK_VAL_SHIFT	16
    553       1.49    simonb #define	MIPS_BREAK_KDB_VAL	512
    554       1.49    simonb #define	MIPS_BREAK_SSTEP_VAL	513
    555       1.49    simonb #define	MIPS_BREAK_BRKPT_VAL	514
    556       1.49    simonb #define	MIPS_BREAK_SOVER_VAL	515
    557       1.49    simonb #define	MIPS_BREAK_KDB		(MIPS_BREAK_INSTR | \
    558       1.13  jonathan 				(MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
    559       1.49    simonb #define	MIPS_BREAK_SSTEP	(MIPS_BREAK_INSTR | \
    560       1.13  jonathan 				(MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
    561       1.49    simonb #define	MIPS_BREAK_BRKPT	(MIPS_BREAK_INSTR | \
    562       1.13  jonathan 				(MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
    563       1.49    simonb #define	MIPS_BREAK_SOVER	(MIPS_BREAK_INSTR | \
    564       1.13  jonathan 				(MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
    565        1.1   deraadt 
    566        1.1   deraadt /*
    567        1.1   deraadt  * Mininum and maximum cache sizes.
    568        1.1   deraadt  */
    569       1.49    simonb #define	MIPS_MIN_CACHE_SIZE	(16 * 1024)
    570       1.49    simonb #define	MIPS_MAX_CACHE_SIZE	(256 * 1024)
    571       1.49    simonb #define	MIPS3_MAX_PCACHE_SIZE	(32 * 1024)	/* max. primary cache size */
    572        1.1   deraadt 
    573        1.1   deraadt /*
    574        1.1   deraadt  * The floating point version and status registers.
    575        1.1   deraadt  */
    576       1.49    simonb #define	MIPS_FPU_ID	$0
    577       1.49    simonb #define	MIPS_FPU_CSR	$31
    578        1.1   deraadt 
    579        1.1   deraadt /*
    580        1.1   deraadt  * The floating point coprocessor status register bits.
    581        1.1   deraadt  */
    582       1.49    simonb #define	MIPS_FPU_ROUNDING_BITS		0x00000003
    583       1.49    simonb #define	MIPS_FPU_ROUND_RN		0x00000000
    584       1.49    simonb #define	MIPS_FPU_ROUND_RZ		0x00000001
    585       1.49    simonb #define	MIPS_FPU_ROUND_RP		0x00000002
    586       1.49    simonb #define	MIPS_FPU_ROUND_RM		0x00000003
    587       1.49    simonb #define	MIPS_FPU_STICKY_BITS		0x0000007c
    588       1.49    simonb #define	MIPS_FPU_STICKY_INEXACT		0x00000004
    589       1.49    simonb #define	MIPS_FPU_STICKY_UNDERFLOW	0x00000008
    590       1.49    simonb #define	MIPS_FPU_STICKY_OVERFLOW	0x00000010
    591       1.49    simonb #define	MIPS_FPU_STICKY_DIV0		0x00000020
    592       1.49    simonb #define	MIPS_FPU_STICKY_INVALID		0x00000040
    593       1.49    simonb #define	MIPS_FPU_ENABLE_BITS		0x00000f80
    594       1.49    simonb #define	MIPS_FPU_ENABLE_INEXACT		0x00000080
    595       1.49    simonb #define	MIPS_FPU_ENABLE_UNDERFLOW	0x00000100
    596       1.49    simonb #define	MIPS_FPU_ENABLE_OVERFLOW	0x00000200
    597       1.49    simonb #define	MIPS_FPU_ENABLE_DIV0		0x00000400
    598       1.49    simonb #define	MIPS_FPU_ENABLE_INVALID		0x00000800
    599       1.49    simonb #define	MIPS_FPU_EXCEPTION_BITS		0x0003f000
    600       1.49    simonb #define	MIPS_FPU_EXCEPTION_INEXACT	0x00001000
    601       1.49    simonb #define	MIPS_FPU_EXCEPTION_UNDERFLOW	0x00002000
    602       1.49    simonb #define	MIPS_FPU_EXCEPTION_OVERFLOW	0x00004000
    603       1.49    simonb #define	MIPS_FPU_EXCEPTION_DIV0		0x00008000
    604       1.49    simonb #define	MIPS_FPU_EXCEPTION_INVALID	0x00010000
    605       1.49    simonb #define	MIPS_FPU_EXCEPTION_UNIMPL	0x00020000
    606       1.49    simonb #define	MIPS_FPU_COND_BIT		0x00800000
    607       1.49    simonb #define	MIPS_FPU_FLUSH_BIT		0x01000000	/* r4k,	 MBZ on r3k */
    608       1.49    simonb #define	MIPS1_FPC_MBZ_BITS		0xff7c0000
    609       1.49    simonb #define	MIPS3_FPC_MBZ_BITS		0xfe7c0000
    610        1.5  jonathan 
    611        1.1   deraadt 
    612        1.1   deraadt /*
    613        1.1   deraadt  * Constants to determine if have a floating point instruction.
    614        1.1   deraadt  */
    615       1.49    simonb #define	MIPS_OPCODE_SHIFT	26
    616       1.49    simonb #define	MIPS_OPCODE_C1		0x11
    617        1.1   deraadt 
    618        1.5  jonathan 
    619        1.1   deraadt /*
    620        1.1   deraadt  * The low part of the TLB entry.
    621        1.1   deraadt  */
    622       1.49    simonb #define	MIPS1_TLB_PFN			0xfffff000
    623       1.49    simonb #define	MIPS1_TLB_NON_CACHEABLE_BIT	0x00000800
    624       1.49    simonb #define	MIPS1_TLB_DIRTY_BIT		0x00000400
    625       1.49    simonb #define	MIPS1_TLB_VALID_BIT		0x00000200
    626       1.49    simonb #define	MIPS1_TLB_GLOBAL_BIT		0x00000100
    627       1.49    simonb 
    628       1.49    simonb #define	MIPS3_TLB_PFN			0x3fffffc0
    629       1.49    simonb #define	MIPS3_TLB_ATTR_MASK		0x00000038
    630       1.49    simonb #define	MIPS3_TLB_ATTR_SHIFT		3
    631       1.49    simonb #define	MIPS3_TLB_DIRTY_BIT		0x00000004
    632       1.49    simonb #define	MIPS3_TLB_VALID_BIT		0x00000002
    633       1.49    simonb #define	MIPS3_TLB_GLOBAL_BIT		0x00000001
    634       1.49    simonb 
    635       1.49    simonb #define	MIPS1_TLB_PHYS_PAGE_SHIFT	12
    636       1.49    simonb #define	MIPS3_TLB_PHYS_PAGE_SHIFT	6
    637       1.49    simonb #define	MIPS1_TLB_PF_NUM		MIPS1_TLB_PFN
    638       1.49    simonb #define	MIPS3_TLB_PF_NUM		MIPS3_TLB_PFN
    639       1.49    simonb #define	MIPS1_TLB_MOD_BIT		MIPS1_TLB_DIRTY_BIT
    640       1.49    simonb #define	MIPS3_TLB_MOD_BIT		MIPS3_TLB_DIRTY_BIT
    641       1.22  nisimura 
    642       1.15  jonathan /*
    643       1.15  jonathan  * MIPS3_TLB_ATTR values - coherency algorithm:
    644       1.15  jonathan  * 0: cacheable, noncoherent, write-through, no write allocate
    645       1.15  jonathan  * 1: cacheable, noncoherent, write-through, write allocate
    646       1.15  jonathan  * 2: uncached
    647       1.15  jonathan  * 3: cacheable, noncoherent, write-back (noncoherent)
    648       1.15  jonathan  * 4: cacheable, coherent, write-back, exclusive (exclusive)
    649       1.15  jonathan  * 5: cacheable, coherent, write-back, exclusive on write (sharable)
    650       1.15  jonathan  * 6: cacheable, coherent, write-back, update on write (update)
    651       1.16  jonathan  * 7: uncached, accelerated (gather STORE operations)
    652       1.15  jonathan  */
    653       1.49    simonb #define	MIPS3_TLB_ATTR_WT		0 /* IDT */
    654       1.49    simonb #define	MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
    655       1.49    simonb #define	MIPS3_TLB_ATTR_UNCACHED		2 /* R4000/R4400, IDT */
    656       1.49    simonb #define	MIPS3_TLB_ATTR_WB_NONCOHERENT	3 /* R4000/R4400, IDT */
    657       1.49    simonb #define	MIPS3_TLB_ATTR_WB_EXCLUSIVE	4 /* R4000/R4400 */
    658       1.49    simonb #define	MIPS3_TLB_ATTR_WB_SHARABLE	5 /* R4000/R4400 */
    659       1.49    simonb #define	MIPS3_TLB_ATTR_WB_UPDATE	6 /* R4000/R4400 */
    660       1.49    simonb #define	MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
    661       1.15  jonathan 
    662        1.1   deraadt 
    663        1.1   deraadt /*
    664        1.1   deraadt  * The high part of the TLB entry.
    665        1.1   deraadt  */
    666       1.49    simonb #define	MIPS1_TLB_VPN			0xfffff000
    667       1.49    simonb #define	MIPS1_TLB_PID			0x00000fc0
    668       1.49    simonb #define	MIPS1_TLB_PID_SHIFT		6
    669       1.49    simonb 
    670       1.49    simonb #define	MIPS3_TLB_VPN2			0xffffe000
    671       1.49    simonb #define	MIPS3_TLB_ASID			0x000000ff
    672       1.49    simonb 
    673       1.49    simonb #define	MIPS1_TLB_VIRT_PAGE_NUM		MIPS1_TLB_VPN
    674       1.49    simonb #define	MIPS3_TLB_VIRT_PAGE_NUM		MIPS3_TLB_VPN2
    675       1.49    simonb #define	MIPS3_TLB_PID			MIPS3_TLB_ASID
    676       1.49    simonb #define	MIPS_TLB_VIRT_PAGE_SHIFT	12
    677        1.5  jonathan 
    678        1.1   deraadt /*
    679        1.5  jonathan  * r3000: shift count to put the index in the right spot.
    680        1.1   deraadt  */
    681       1.49    simonb #define	MIPS1_TLB_INDEX_SHIFT		8
    682        1.1   deraadt 
    683        1.1   deraadt /*
    684       1.49    simonb  * The first TLB that write random hits.
    685        1.1   deraadt  */
    686       1.49    simonb #define	MIPS1_TLB_FIRST_RAND_ENTRY	8
    687       1.49    simonb #define	MIPS3_TLB_WIRED_UPAGES		1
    688        1.1   deraadt 
    689        1.1   deraadt /*
    690        1.1   deraadt  * The number of process id entries.
    691        1.1   deraadt  */
    692       1.49    simonb #define	MIPS1_TLB_NUM_PIDS		64
    693       1.49    simonb #define	MIPS3_TLB_NUM_ASIDS		256
    694       1.11  jonathan 
    695       1.11  jonathan /*
    696       1.22  nisimura  * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
    697       1.11  jonathan  */
    698        1.5  jonathan 
    699       1.49    simonb /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
    700       1.49    simonb 
    701       1.49    simonb #if !(defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    702       1.49    simonb     && defined(MIPS1)				/* XXX simonb must be neater! */
    703       1.49    simonb #define	MIPS_TLB_PID_SHIFT		MIPS1_TLB_PID_SHIFT
    704       1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS1_TLB_NUM_PIDS
    705       1.12  jonathan #endif
    706       1.11  jonathan 
    707       1.49    simonb #if (defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
    708       1.49    simonb     && !defined(MIPS1)				/* XXX simonb must be neater! */
    709       1.49    simonb #define	MIPS_TLB_PID_SHIFT		0
    710       1.49    simonb #define	MIPS_TLB_NUM_PIDS		MIPS3_TLB_NUM_ASIDS
    711       1.12  jonathan #endif
    712       1.12  jonathan 
    713       1.12  jonathan 
    714       1.49    simonb #if !defined(MIPS_TLB_PID_SHIFT)
    715       1.49    simonb #define	MIPS_TLB_PID_SHIFT \
    716       1.49    simonb     ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
    717       1.12  jonathan 
    718       1.49    simonb #define	MIPS_TLB_NUM_PIDS \
    719       1.49    simonb     ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
    720        1.8    mhitch #endif
    721        1.1   deraadt 
    722        1.1   deraadt /*
    723       1.45    simonb  * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
    724       1.18  nisimura  */
    725       1.49    simonb #define	MIPS_R2000	0x01	/* MIPS R2000 			ISA I	*/
    726       1.49    simonb #define	MIPS_R3000	0x02	/* MIPS R3000 			ISA I	*/
    727       1.49    simonb #define	MIPS_R6000	0x03	/* MIPS R6000 			ISA II	*/
    728       1.49    simonb #define	MIPS_R4000	0x04	/* MIPS R4000/R4400 		ISA III */
    729       1.49    simonb #define	MIPS_R3LSI	0x05	/* LSI Logic R3000 derivative	ISA I	*/
    730       1.49    simonb #define	MIPS_R6000A	0x06	/* MIPS R6000A 			ISA II	*/
    731       1.49    simonb #define	MIPS_R3IDT	0x07	/* IDT R3041 or RC36100 	ISA I	*/
    732       1.49    simonb #define	MIPS_R10000	0x09	/* MIPS R10000			ISA IV	*/
    733       1.49    simonb #define	MIPS_R4200	0x0a	/* NEC VR4200 			ISA III */
    734       1.49    simonb #define	MIPS_R4300	0x0b	/* NEC VR4300 			ISA III */
    735       1.49    simonb #define	MIPS_R4100	0x0c	/* NEC VR4100 			ISA III */
    736       1.49    simonb #define	MIPS_R12000	0x0e	/* MIPS R12000			ISA IV	*/
    737       1.49    simonb #define	MIPS_R14000	0x0f	/* MIPS R14000			ISA IV	*/
    738       1.49    simonb #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV	*/
    739       1.49    simonb #define	MIPS_RC32300	0x18	/* IDT RC32334,332,355		ISA 32  */
    740       1.49    simonb #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    741       1.49    simonb #define	MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    742       1.49    simonb #define	MIPS_R3SONY	0x21	/* Sony R3000 based 		ISA I	*/
    743       1.49    simonb #define	MIPS_R4650	0x22	/* QED R4650 			ISA III */
    744       1.49    simonb #define	MIPS_TX3900	0x22	/* Toshiba TX39 family		ISA I	*/
    745       1.49    simonb #define	MIPS_R5000	0x23	/* MIPS R5000 			ISA IV	*/
    746       1.49    simonb #define	MIPS_R3NKK	0x23	/* NKK R3000 based 		ISA I	*/
    747       1.49    simonb #define	MIPS_RC32364	0x26	/* IDT RC32364 			ISA 32	*/
    748       1.49    simonb #define	MIPS_RM7000	0x27	/* QED RM7000			ISA IV  */
    749       1.49    simonb #define	MIPS_RM5200	0x28	/* QED RM5200s 			ISA IV	*/
    750       1.49    simonb #define	MIPS_TX4900	0x2d	/* Toshiba TX49 family		ISA III */
    751       1.49    simonb #define	MIPS_R5900	0x2e	/* Toshiba R5900 (EECore)	ISA --- */
    752       1.49    simonb #define	MIPS_RC64470	0x30	/* IDT RC64474/RC64475 		ISA III */
    753       1.57  nisimura #define	MIPS_TX7900	0x38	/* Toshiba TX79			ISA III+*/
    754       1.49    simonb #define	MIPS_R5400	0x54	/* NEC VR5400 			ISA IV	*/
    755       1.57  nisimura #define	MIPS_R5500	0x55	/* NEC VR5500 			ISA IV	*/
    756       1.49    simonb 
    757       1.49    simonb /*
    758       1.49    simonb  * CPU revision IDs for some prehistoric processors.
    759       1.49    simonb  */
    760       1.49    simonb 
    761       1.49    simonb /* For MIPS_R3000 */
    762       1.72    simonb #define	MIPS_REV_R2000A		0x16	/* R2000A uses R3000 proc revision */
    763       1.49    simonb #define	MIPS_REV_R3000		0x20
    764       1.49    simonb #define	MIPS_REV_R3000A		0x30
    765       1.49    simonb 
    766       1.49    simonb /* For MIPS_TX3900 */
    767       1.49    simonb #define	MIPS_REV_TX3912		0x10
    768       1.49    simonb #define	MIPS_REV_TX3922		0x30
    769       1.49    simonb #define	MIPS_REV_TX3927		0x40
    770       1.49    simonb 
    771       1.49    simonb /* For MIPS_R4000 */
    772       1.49    simonb #define	MIPS_REV_R4000_A	0x00
    773       1.63   tsutsui #define	MIPS_REV_R4000_B	0x22
    774       1.63   tsutsui #define	MIPS_REV_R4000_C	0x30
    775       1.49    simonb #define	MIPS_REV_R4400_A	0x40
    776       1.49    simonb #define	MIPS_REV_R4400_B	0x50
    777       1.50    simonb #define	MIPS_REV_R4400_C	0x60
    778       1.56    simonb 
    779       1.56    simonb /* For MIPS_TX4900 */
    780       1.56    simonb #define	MIPS_REV_TX4927		0x22
    781       1.44    simonb 
    782       1.44    simonb /*
    783       1.45    simonb  * CPU processor revision IDs for company ID == 1 (MIPS)
    784       1.44    simonb  */
    785       1.49    simonb #define	MIPS_4Kc	0x80	/* MIPS 4Kc			ISA 32  */
    786       1.49    simonb #define	MIPS_5Kc	0x81	/* MIPS 5Kc			ISA 64  */
    787       1.53    simonb #define	MIPS_20Kc	0x82	/* MIPS 20Kc			ISA 64  */
    788       1.65    simonb #define	MIPS_4Kmp	0x83	/* MIPS 4Km/4Kp			ISA 32  */
    789       1.49    simonb #define	MIPS_4KEc	0x84	/* MIPS 4KEc			ISA 32  */
    790       1.65    simonb #define	MIPS_4KEmp	0x85	/* MIPS 4KEm/4KEp		ISA 32  */
    791       1.49    simonb #define	MIPS_4KSc	0x86	/* MIPS 4KSc			ISA 32  */
    792       1.65    simonb #define	MIPS_M4K	0x87	/* MIPS M4K			ISA 32  Rel 2 */
    793       1.65    simonb #define	MIPS_25Kf	0x88	/* MIPS 25Kf			ISA 64  */
    794       1.65    simonb #define	MIPS_5KE	0x89	/* MIPS 5KE			ISA 64  Rel 2 */
    795       1.65    simonb #define	MIPS_4KEc_R2	0x90	/* MIPS 4KEc_R2			ISA 32  Rel 2 */
    796       1.65    simonb #define	MIPS_4KEmp_R2	0x91	/* MIPS 4KEm/4KEp_R2		ISA 32  Rel 2 */
    797       1.65    simonb #define	MIPS_4KSd	0x92	/* MIPS 4KSd			ISA 32  Rel 2 */
    798       1.74    simonb #define	MIPS_24K	0x93	/* MIPS 24Kc/24Kf		ISA 32  Rel 2 */
    799       1.74    simonb #define	MIPS_34K	0x95	/* MIPS 34K			ISA 32  R2 MT */
    800       1.74    simonb #define	MIPS_24KE	0x96	/* MIPS 24KEc			ISA 32  Rel 2 */
    801       1.74    simonb #define	MIPS_74K	0x97	/* MIPS 74Kc/74Kf		ISA 32  Rel 2 */
    802       1.44    simonb 
    803       1.44    simonb /*
    804       1.55    simonb  * Alchemy (company ID 3) use the processor ID field to donote the CPU core
    805       1.55    simonb  * revision and the company options field do donate the SOC chip type.
    806       1.44    simonb  */
    807       1.55    simonb /* CPU processor revision IDs */
    808       1.55    simonb #define	MIPS_AU_REV1	0x01	/* Alchemy Au1000 (Rev 1)	ISA 32  */
    809       1.55    simonb #define	MIPS_AU_REV2	0x02	/* Alchemy Au1000 (Rev 2)	ISA 32  */
    810       1.55    simonb /* CPU company options IDs */
    811       1.55    simonb #define	MIPS_AU1000	0x00
    812       1.55    simonb #define	MIPS_AU1500	0x01
    813       1.55    simonb #define	MIPS_AU1100	0x02
    814       1.69      tron #define	MIPS_AU1550	0x03
    815       1.44    simonb 
    816       1.44    simonb /*
    817       1.45    simonb  * CPU processor revision IDs for company ID == 4 (SiByte)
    818       1.44    simonb  */
    819       1.49    simonb #define	MIPS_SB1	0x01	/* SiByte SB1	 		ISA 64  */
    820       1.49    simonb 
    821       1.49    simonb /*
    822       1.49    simonb  * CPU processor revision IDs for company ID == 5 (SandCraft)
    823       1.49    simonb  */
    824       1.49    simonb #define	MIPS_SR7100	0x04	/* SandCraft SR7100 		ISA 64  */
    825       1.18  nisimura 
    826       1.18  nisimura /*
    827  1.74.28.3      matt  * CPU processor revision IDs for company ID == 12 (RMI)
    828  1.74.28.3      matt  */
    829  1.74.28.3      matt #define	MIPS_XLR732	0x00	/* RMI XLS732-C	 		ISA 64  */
    830  1.74.28.3      matt #define	MIPS_XLR716	0x02	/* RMI XLS716-C	 		ISA 64  */
    831  1.74.28.3      matt #define	MIPS_XLR532	0x08	/* RMI XLS532-C	 		ISA 64  */
    832  1.74.28.3      matt #define	MIPS_XLR516	0x0a	/* RMI XLS516-C	 		ISA 64  */
    833  1.74.28.3      matt #define	MIPS_XLR508	0x0b	/* RMI XLS508-C	 		ISA 64  */
    834  1.74.28.3      matt #define	MIPS_XLR308	0x0f	/* RMI XLS308-C	 		ISA 64  */
    835  1.74.28.3      matt #define	MIPS_XLS616	0x40	/* RMI XLS616	 		ISA 64  */
    836  1.74.28.3      matt #define	MIPS_XLS416	0x44	/* RMI XLS416	 		ISA 64  */
    837  1.74.28.3      matt #define	MIPS_XLS608	0x4A	/* RMI XLS608	 		ISA 64  */
    838  1.74.28.3      matt #define	MIPS_XLS408	0x4E	/* RMI XLS406	 		ISA 64  */
    839  1.74.28.3      matt #define	MIPS_XLS404	0x4F	/* RMI XLS404	 		ISA 64  */
    840  1.74.28.3      matt #define	MIPS_XLS408LITE	0x88	/* RMI XLS408-Lite		ISA 64  */
    841  1.74.28.3      matt #define	MIPS_XLS404LITE	0x8C	/* RMI XLS404-Lite	 	ISA 64  */
    842  1.74.28.3      matt #define	MIPS_XLS208	0x8E	/* RMI XLS208	 		ISA 64  */
    843  1.74.28.3      matt #define	MIPS_XLS204	0x8F	/* RMI XLS204	 		ISA 64  */
    844  1.74.28.3      matt #define	MIPS_XLS108	0xCE	/* RMI XLS108	 		ISA 64  */
    845  1.74.28.3      matt #define	MIPS_XLS104	0xCF	/* RMI XLS104	 		ISA 64  */
    846  1.74.28.3      matt 
    847  1.74.28.3      matt /*
    848       1.18  nisimura  * FPU processor revision ID
    849       1.18  nisimura  */
    850       1.49    simonb #define	MIPS_SOFT	0x00	/* Software emulation		ISA I	*/
    851       1.49    simonb #define	MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I	*/
    852       1.49    simonb #define	MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I	*/
    853       1.49    simonb #define	MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I	*/
    854       1.49    simonb #define	MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II	*/
    855       1.49    simonb #define	MIPS_R4010	0x05	/* MIPS R4010 FPC		ISA II	*/
    856       1.49    simonb #define	MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
    857       1.49    simonb #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
    858       1.24       uch 
    859       1.24       uch #ifdef ENABLE_MIPS_TX3900
    860       1.24       uch #include <mips/r3900regs.h>
    861       1.47       uch #endif
    862       1.47       uch #ifdef MIPS3_5900
    863       1.49    simonb #include <mips/r5900regs.h>
    864       1.58    simonb #endif
    865       1.58    simonb #ifdef MIPS64_SB1
    866       1.58    simonb #include <mips/sb1regs.h>
    867       1.24       uch #endif
    868        1.1   deraadt 
    869       1.10  jonathan #endif /* _MIPS_CPUREGS_H_ */
    870