cpuregs.h revision 1.20 1 /* $NetBSD: cpuregs.h,v 1.20 1999/04/24 08:10:34 simonb Exp $ */
2
3 /*
4 * Copyright (c) 1992, 1993
5 * The Regents of the University of California. All rights reserved.
6 *
7 * This code is derived from software contributed to Berkeley by
8 * Ralph Campbell and Rick Macklem.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the University of
21 * California, Berkeley and its contributors.
22 * 4. Neither the name of the University nor the names of its contributors
23 * may be used to endorse or promote products derived from this software
24 * without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 * @(#)machConst.h 8.1 (Berkeley) 6/10/93
39 *
40 * machConst.h --
41 *
42 * Machine dependent constants.
43 *
44 * Copyright (C) 1989 Digital Equipment Corporation.
45 * Permission to use, copy, modify, and distribute this software and
46 * its documentation for any purpose and without fee is hereby granted,
47 * provided that the above copyright notice appears in all copies.
48 * Digital Equipment Corporation makes no representations about the
49 * suitability of this software for any purpose. It is provided "as is"
50 * without express or implied warranty.
51 *
52 * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
53 * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
54 * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
55 * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
56 * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
57 * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
58 */
59
60 #ifndef _MIPS_CPUREGS_H_
61 #define _MIPS_CPUREGS_H_
62
63 /*
64 * Address space.
65 * 32-bit mips CPUS partition their 32-bit address space into four segments:
66 *
67 * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
68 * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
69 * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
70 * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
71 *
72 * mips1 physical memory is limited to 512Mbytes, which is
73 * doubly mapped in kseg0 (cached) and kseg1 (uncached.)
74 * Caching of mapped addresses is controlled by bits in the TLB entry.
75 */
76
77 #define MIPS_KUSEG_START 0x0
78 #define MIPS_KSEG0_START 0x80000000
79 #define MIPS_KSEG1_START 0xa0000000
80 #define MIPS_KSEG2_START 0xc0000000
81 #define MIPS_MAX_MEM_ADDR 0xbe000000
82 #define MIPS_RESERVED_ADDR 0xbfc80000
83
84 #define MIPS_KSEG0_TO_PHYS(x) ((unsigned)(x) & 0x1fffffff)
85 #define MIPS_PHYS_TO_KSEG0(x) ((unsigned)(x) | MIPS_KSEG0_START)
86 #define MIPS_KSEG1_TO_PHYS(x) ((unsigned)(x) & 0x1fffffff)
87 #define MIPS_PHYS_TO_KSEG1(x) ((unsigned)(x) | MIPS_KSEG1_START)
88
89 /* Map virtual address to index in mips3 r4k virtually-indexed cache */
90 #define MIPS3_VA_TO_CINDEX(x) \
91 ((unsigned)(x) & 0xffffff | MIPS_KSEG0_START)
92
93
94 /*
95 * The bits in the cause register.
96 *
97 * Bits common to r3000 and r4000:
98 *
99 * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
100 * MIPS_CR_COP_ERR Coprocessor error.
101 * MIPS_CR_IP Interrupt pending bits defined below.
102 * (same meaning as in CAUSE register).
103 * MIPS_CR_EXC_CODE The exception type (see exception codes below).
104 *
105 * Differences:
106 * r3k has 4 bits of execption type, r4k has 5 bits.
107 */
108 #define MIPS_CR_BR_DELAY 0x80000000
109 #define MIPS_CR_COP_ERR 0x30000000
110 #define MIPS1_CR_EXC_CODE 0x0000003C /* four bits */
111 #define MIPS3_CR_EXC_CODE 0x0000007C /* five bits */
112 #define MIPS_CR_IP 0x0000FF00
113 #define MIPS_CR_EXC_CODE_SHIFT 2
114
115 /*
116 * The bits in the status register. All bits are active when set to 1.
117 *
118 * R3000 status register fields:
119 * MIPS_SR_CO_USABILITY Control the usability of the four coprocessors.
120 * MIPS_SR_BOOT_EXC_VEC Use alternate exception vectors.
121 * MIPS_SR_TLB_SHUTDOWN TLB disabled.
122 *
123 * MIPS_SR_INT_IE Master (current) interrupt enable bit.
124 *
125 * Differences:
126 * r3k has cache control is via frobbing SR register bits, whereas the
127 * r4k cache control is via explicit instructions.
128 * r3k has a 3-entry stack of kernel/user bits, whereas the
129 * r4k has kernel/supervisor/user.
130 */
131 #define MIPS_SR_COP_USABILITY 0xf0000000
132 #define MIPS_SR_COP_0_BIT 0x10000000
133 #define MIPS_SR_COP_1_BIT 0x20000000
134
135 /* r4k and r3k differences, see below */
136
137 #define MIPS_SR_BOOT_EXC_VEC 0x00400000
138 #define MIPS_SR_TLB_SHUTDOWN 0x00200000
139
140 /* r4k and r3k differences, see below */
141
142 #define MIPS_SR_INT_IE 0x00000001
143 /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
144 /*#define MIPS_SR_INT_MASK 0x0000ff00*/
145
146 #define MIPS_SR_INT_ENAB MIPS_SR_INT_IE /* backwards compatibility */
147 #define MIPS_SR_INT_ENA_CUR MIPS_SR_INT_IE /* backwards compatibility */
148
149
150
151 /*
152 * The R2000/R3000-specific status register bit definitions.
153 * all bits are active when set to 1.
154 *
155 * MIPS_SR_PARITY_ERR Parity error.
156 * MIPS_SR_CACHE_MISS Most recent D-cache load resulted in a miss.
157 * MIPS_SR_PARITY_ZERO Zero replaces outgoing parity bits.
158 * MIPS_SR_SWAP_CACHES Swap I-cache and D-cache.
159 * MIPS_SR_ISOL_CACHES Isolate D-cache from main memory.
160 * Interrupt enable bits defined below.
161 * MIPS_SR_KU_OLD Old kernel/user mode bit. 1 => user mode.
162 * MIPS_SR_INT_ENA_OLD Old interrupt enable bit.
163 * MIPS_SR_KU_PREV Previous kernel/user mode bit. 1 => user mode.
164 * MIPS_SR_INT_ENA_PREV Previous interrupt enable bit.
165 * MIPS_SR_KU_CUR Current kernel/user mode bit. 1 => user mode.
166 */
167
168 #define MIPS1_PARITY_ERR 0x00100000
169 #define MIPS1_CACHE_MISS 0x00080000
170 #define MIPS1_PARITY_ZERO 0x00040000
171 #define MIPS1_SWAP_CACHES 0x00020000
172 #define MIPS1_ISOL_CACHES 0x00010000
173
174 #define MIPS1_SR_KU_OLD 0x00000020 /* 2nd stacked KU/IE*/
175 #define MIPS1_SR_INT_ENA_OLD 0x00000010 /* 2nd stacked KU/IE*/
176 #define MIPS1_SR_KU_PREV 0x00000008 /* 1st stacked KU/IE*/
177 #define MIPS1_SR_INT_ENA_PREV 0x00000004 /* 1st stacked KU/IE*/
178 #define MIPS1_SR_KU_CUR 0x00000002 /* current KU */
179
180 /* backwards compatibility */
181 #define MIPS_SR_PARITY_ERR MIPS1_PARITY_ERR
182 #define MIPS_SR_CACHE_MISS MIPS1_CACHE_MISS
183 #define MIPS_SR_PARITY_ZERO MIPS1_PARITY_ZERO
184 #define MIPS_SR_SWAP_CACHES MIPS1_SWAP_CACHES
185 #define MIPS_SR_ISOL_CACHES MIPS1_ISOL_CACHES
186
187 #define MIPS_SR_KU_OLD MIPS1_SR_KU_OLD
188 #define MIPS_SR_INT_ENA_OLD MIPS1_SR_INT_ENA_OLD
189 #define MIPS_SR_KU_PREV MIPS1_SR_KU_PREV
190 #define MIPS_SR_KU_CUR MIPS1_SR_KU_CUR
191 #define MIPS_SR_INT_ENA_PREV MIPS1_SR_INT_ENA_PREV
192
193 /*
194 * R4000 status register bit definitons,
195 * where different from r2000/r3000.
196 */
197 #define MIPS3_SR_XX 0x80000000
198 #define MIPS3_SR_RP 0x08000000
199 #define MIPS3_SR_FR_32 0x04000000
200 #define MIPS3_SR_RE 0x02000000
201
202 #define MIPS3_SR_SOFT_RESET 0x00100000
203 #define MIPS3_SR_DIAG_CH 0x00040000
204 #define MIPS3_SR_DIAG_CE 0x00020000
205 #define MIPS3_SR_DIAG_PE 0x00010000
206 #define MIPS3_SR_KX 0x00000080
207 #define MIPS3_SR_SX 0x00000040
208 #define MIPS3_SR_UX 0x00000020
209 #define MIPS3_SR_KSU_MASK 0x00000018
210 #define MIPS3_SR_KSU_USER 0x00000010
211 #define MIPS3_SR_KSU_SUPER 0x00000008
212 #define MIPS3_SR_KSU_KERNEL 0x00000000
213 #define MIPS3_SR_ERL 0x00000004
214 #define MIPS3_SR_EXL 0x00000002
215
216 #define MIPS_SR_SOFT_RESET MIPS3_SR_SOFT_RESET
217 #define MIPS_SR_DIAG_CH MIPS3_SR_DIAG_CH
218 #define MIPS_SR_DIAG_CE MIPS3_SR_DIAG_CE
219 #define MIPS_SR_DIAG_PE MIPS3_SR_DIAG_PE
220 #define MIPS_SR_KX MIPS3_SR_KX
221 #define MIPS_SR_SX MIPS3_SR_SX
222 #define MIPS_SR_UX MIPS3_SR_UX
223
224 #define MIPS_SR_KSU_MASK MIPS3_SR_KSU_MASK
225 #define MIPS_SR_KSU_USER MIPS3_SR_KSU_USER
226 #define MIPS_SR_KSU_SUPER MIPS3_SR_KSU_SUPER
227 #define MIPS_SR_KSU_KERNEL MIPS3_SR_KSU_KERNEL
228 #define MIPS_SR_ERL MIPS3_SR_ERL
229 #define MIPS_SR_EXL MIPS3_SR_EXL
230
231
232 /*
233 * The interrupt masks.
234 * If a bit in the mask is 1 then the interrupt is enabled (or pending).
235 */
236 #define MIPS_INT_MASK 0xff00
237 #define MIPS_INT_MASK_5 0x8000
238 #define MIPS_INT_MASK_4 0x4000
239 #define MIPS_INT_MASK_3 0x2000
240 #define MIPS_INT_MASK_2 0x1000
241 #define MIPS_INT_MASK_1 0x0800
242 #define MIPS_INT_MASK_0 0x0400
243 #define MIPS_HARD_INT_MASK 0xfc00
244 #define MIPS_SOFT_INT_MASK_1 0x0200
245 #define MIPS_SOFT_INT_MASK_0 0x0100
246
247
248 /*
249 * nesting interrupt masks.
250 */
251 #define MIPS_INT_MASK_SPL_SOFT0 MIPS_SOFT_INT_MASK_0
252 #define MIPS_INT_MASK_SPL_SOFT1 (MIPS_SOFT_INT_MASK_1|MIPS_INT_MASK_SPL_SOFT0)
253 #define MIPS_INT_MASK_SPL0 (MIPS_INT_MASK_0|MIPS_INT_MASK_SPL_SOFT1)
254 #define MIPS_INT_MASK_SPL1 (MIPS_INT_MASK_1|MIPS_INT_MASK_SPL0)
255 #define MIPS_INT_MASK_SPL2 (MIPS_INT_MASK_2|MIPS_INT_MASK_SPL1)
256 #define MIPS_INT_MASK_SPL3 (MIPS_INT_MASK_3|MIPS_INT_MASK_SPL2)
257 #define MIPS_INT_MASK_SPL4 (MIPS_INT_MASK_4|MIPS_INT_MASK_SPL3)
258 #define MIPS_INT_MASK_SPL5 (MIPS_INT_MASK_5|MIPS_INT_MASK_SPL4)
259
260 /*
261 * mips3 CPUs have on-chip timer at INT_MASK_5. We don't support it yet.
262 */
263 #define MIPS3_INT_MASK (MIPS_INT_MASK & ~MIPS_INT_MASK_5)
264 #define MIPS3_HARD_INT_MASK (MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
265
266
267 /*
268 * The bits in the context register.
269 */
270 #define MIPS1_CNTXT_PTE_BASE 0xFFE00000
271 #define MIPS1_CNTXT_BAD_VPN 0x001FFFFC
272
273 #define MIPS3_CNTXT_PTE_BASE 0xFF800000
274 #define MIPS3_CNTXT_BAD_VPN2 0x007FFFF0
275
276 /*
277 * The bits in the MIPS3 config register.
278 *
279 * bit 0..5: R/W, Bit 6..31: R/O
280 */
281
282 /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
283 #define MIPS3_CONFIG_K0_MASK 0x00000007
284
285 /*
286 * R/W Update on Store Conditional
287 * 0: Store Conditional uses coherency algorithm specified by TLB
288 * 1: Store Conditional uses cacheable coherent update on write
289 */
290 #define MIPS3_CONFIG_CU 0x00000008
291
292 #define MIPS3_CONFIG_DB 0x00000010 /* Primary D-cache line size */
293 #define MIPS3_CONFIG_IB 0x00000020 /* Primary I-cache line size */
294 #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
295 (((config) & (bit)) ? 32 : 16)
296
297 #define MIPS3_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
298 #define MIPS3_CONFIG_DC_SHIFT 6
299 #define MIPS3_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
300 #define MIPS3_CONFIG_IC_SHIFT 9
301 #define MIPS3_CONFIG_CACHE_SIZE(config, mask, shift) \
302 (0x1000 << (((config) & (mask)) >> (shift)))
303
304 /* Block ordering: 0: sequential, 1: sub-block */
305 #define MIPS3_CONFIG_EB 0x00002000
306
307 /* ECC mode - 0: ECC mode, 1: parity mode */
308 #define MIPS3_CONFIG_EM 0x00004000
309
310 /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
311 #define MIPS3_CONFIG_BE 0x00008000
312
313 /* Dirty Shared coherency state - 0: enabled, 1: disabled */
314 #define MIPS3_CONFIG_SM 0x00010000
315
316 /* Secondary Cache - 0: present, 1: not present */
317 #define MIPS3_CONFIG_SC 0x00020000
318
319 /* System Port width - 0: 64-bit, 1,2,3: reserved */
320 #define MIPS3_CONFIG_EW_MASK 0x000c0000
321 #define MIPS3_CONFIG_EW_SHIFT 18
322
323 /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
324 #define MIPS3_CONFIG_SW 0x00100000
325
326 /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
327 #define MIPS3_CONFIG_SS 0x00200000
328
329 /* Secondary Cache line size */
330 #define MIPS3_CONFIG_SB_MASK 0x00c00000
331 #define MIPS3_CONFIG_SB_SHIFT 22
332 #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
333 (0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
334
335 /* write back data rate */
336 #define MIPS3_CONFIG_EP_MASK 0x0f000000
337 #define MIPS3_CONFIG_EP_SHIFT 24
338
339 /* System clock ratio - this value is CPU dependent */
340 #define MIPS3_CONFIG_EC_MASK 0x70000000
341 #define MIPS3_CONFIG_EC_SHIFT 28
342
343 /* Master-Checker Mode - 1: enabled */
344 #define MIPS3_CONFIG_CM 0x80000000
345
346 /*
347 * Location of exception vectors.
348 *
349 * Common vectors: reset and UTLB miss.
350 */
351 #define MIPS_RESET_EXC_VEC 0xBFC00000
352 #define MIPS_UTLB_MISS_EXC_VEC 0x80000000
353
354 /*
355 * R3000 general exception vector (everything else)
356 */
357 #define MIPS1_GEN_EXC_VEC 0x80000080
358
359 /*
360 * R4000 MIPS-III exception vectors
361 */
362 #define MIPS3_XTLB_MISS_EXC_VEC 0x80000080
363 #define MIPS3_CACHE_ERR_EXC_VEC 0x80000100
364 #define MIPS3_GEN_EXC_VEC 0x80000180
365
366 /*
367 * Coprocessor 0 registers:
368 *
369 * MIPS_COP_0_TLB_INDEX TLB index.
370 * MIPS_COP_0_TLB_RANDOM TLB random.
371 * MIPS_COP_0_TLB_LOW r3k TLB entry low.
372 * MIPS_COP_0_TLB_LO0 r4k TLB entry low.
373 * MIPS_COP_0_TLB_LO1 r4k TLB entry low, extended.
374 * MIPS_COP_0_TLB_CONTEXT TLB context.
375 * MIPS_COP_0_BAD_VADDR Bad virtual address.
376 * MIPS_COP_0_TLB_HI TLB entry high.
377 * MIPS_COP_0_STATUS Status register.
378 * MIPS_COP_0_CAUSE Exception cause register.
379 * MIPS_COP_0_EXC_PC Exception PC.
380 * MIPS_COP_0_PRID Processor revision identifier.
381 */
382 #define MIPS_COP_0_TLB_INDEX $0
383 #define MIPS_COP_0_TLB_RANDOM $1
384 /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
385
386 #define MIPS_COP_0_TLB_CONTEXT $4
387 /* $5 and $6 new with MIPS-III */
388 #define MIPS_COP_0_BAD_VADDR $8
389 #define MIPS_COP_0_TLB_HI $10
390 #define MIPS_COP_0_STATUS_REG $12
391 #define MIPS_COP_0_CAUSE_REG $13
392 #define MIPS_COP_0_STATUS $12
393 #define MIPS_COP_0_CAUSE $13
394 #define MIPS_COP_0_EXC_PC $14
395 #define MIPS_COP_0_PRID $15
396
397
398 /* MIPS-I */
399 #define MIPS_COP_0_TLB_LOW $2
400
401 /* MIPS-III */
402 #define MIPS_COP_0_TLB_LO0 $2
403 #define MIPS_COP_0_TLB_LO1 $3
404
405 #define MIPS_COP_0_TLB_PG_MASK $5
406 #define MIPS_COP_0_TLB_WIRED $6
407
408 #define MIPS_COP_0_COUNT $9
409 #define MIPS_COP_0_COMPARE $11
410
411 #define MIPS_COP_0_CONFIG $16
412 #define MIPS_COP_0_LLADDR $17
413 #define MIPS_COP_0_WATCH_LO $18
414 #define MIPS_COP_0_WATCH_HI $19
415 #define MIPS_COP_0_TLB_XCONTEXT $20
416 #define MIPS_COP_0_ECC $26
417 #define MIPS_COP_0_CACHE_ERR $27
418 #define MIPS_COP_0_TAG_LO $28
419 #define MIPS_COP_0_TAG_HI $29
420 #define MIPS_COP_0_ERROR_PC $30
421
422
423
424 /*
425 * Values for the code field in a break instruction.
426 */
427 #define MIPS_BREAK_INSTR 0x0000000d
428 #define MIPS_BREAK_VAL_MASK 0x03ff0000
429 #define MIPS_BREAK_VAL_SHIFT 16
430 #define MIPS_BREAK_KDB_VAL 512
431 #define MIPS_BREAK_SSTEP_VAL 513
432 #define MIPS_BREAK_BRKPT_VAL 514
433 #define MIPS_BREAK_SOVER_VAL 515
434 #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
435 (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
436 #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
437 (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
438 #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
439 (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
440 #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
441 (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
442
443 /*
444 * Mininum and maximum cache sizes.
445 */
446 #define MIPS_MIN_CACHE_SIZE (16 * 1024)
447 #define MIPS_MAX_CACHE_SIZE (256 * 1024)
448
449 /*
450 * The floating point version and status registers.
451 */
452 #define MIPS_FPU_ID $0
453 #define MIPS_FPU_CSR $31
454
455 /*
456 * The floating point coprocessor status register bits.
457 */
458 #define MIPS_FPU_ROUNDING_BITS 0x00000003
459 #define MIPS_FPU_ROUND_RN 0x00000000
460 #define MIPS_FPU_ROUND_RZ 0x00000001
461 #define MIPS_FPU_ROUND_RP 0x00000002
462 #define MIPS_FPU_ROUND_RM 0x00000003
463 #define MIPS_FPU_STICKY_BITS 0x0000007c
464 #define MIPS_FPU_STICKY_INEXACT 0x00000004
465 #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
466 #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
467 #define MIPS_FPU_STICKY_DIV0 0x00000020
468 #define MIPS_FPU_STICKY_INVALID 0x00000040
469 #define MIPS_FPU_ENABLE_BITS 0x00000f80
470 #define MIPS_FPU_ENABLE_INEXACT 0x00000080
471 #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
472 #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
473 #define MIPS_FPU_ENABLE_DIV0 0x00000400
474 #define MIPS_FPU_ENABLE_INVALID 0x00000800
475 #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
476 #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
477 #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
478 #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
479 #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
480 #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
481 #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
482 #define MIPS_FPU_COND_BIT 0x00800000
483 #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
484 #define MIPS1_FPC_MBZ_BITS 0xff7c0000
485 #define MIPS3_FPC_MBZ_BITS 0xfe7c0000
486
487
488 /*
489 * Constants to determine if have a floating point instruction.
490 */
491 #define MIPS_OPCODE_SHIFT 26
492 #define MIPS_OPCODE_C1 0x11
493
494
495
496 /*
497 * The low part of the TLB entry.
498 */
499 #define MIPS1_TLB_PHYS_PAGE_SHIFT 12
500 #define MIPS1_TLB_PF_NUM 0xfffff000
501 #define MIPS1_TLB_NON_CACHEABLE_BIT 0x00000800
502 #define MIPS1_TLB_MOD_BIT 0x00000400
503 #define MIPS1_TLB_VALID_BIT 0x00000200
504 #define MIPS1_TLB_GLOBAL_BIT 0x00000100
505
506 #define MIPS3_TLB_PHYS_PAGE_SHIFT 6
507 #define MIPS3_TLB_PF_NUM 0x3fffffc0
508 #define MIPS3_TLB_ATTR_MASK 0x00000038
509 #define MIPS3_TLB_ATTR_SHIFT 3
510 #define MIPS3_TLB_MOD_BIT 0x00000004
511 #define MIPS3_TLB_VALID_BIT 0x00000002
512 #define MIPS3_TLB_GLOBAL_BIT 0x00000001
513
514 /*
515 * MIPS3_TLB_ATTR values - coherency algorithm:
516 * 0: cacheable, noncoherent, write-through, no write allocate
517 * 1: cacheable, noncoherent, write-through, write allocate
518 * 2: uncached
519 * 3: cacheable, noncoherent, write-back (noncoherent)
520 * 4: cacheable, coherent, write-back, exclusive (exclusive)
521 * 5: cacheable, coherent, write-back, exclusive on write (sharable)
522 * 6: cacheable, coherent, write-back, update on write (update)
523 * 7: uncached, accelerated (gather STORE operations)
524 */
525 #define MIPS3_TLB_ATTR_WT 0 /* IDT */
526 #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
527 #define MIPS3_TLB_ATTR_UNCACHED 2 /* R4000/R4400, IDT */
528 #define MIPS3_TLB_ATTR_WB_NONCOHERENT 3 /* R4000/R4400, IDT */
529 #define MIPS3_TLB_ATTR_WB_EXCLUSIVE 4 /* R4000/R4400 */
530 #define MIPS3_TLB_ATTR_WB_SHARABLE 5 /* R4000/R4400 */
531 #define MIPS3_TLB_ATTR_WB_UPDATE 6 /* R4000/R4400 */
532 #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
533
534
535 /*
536 * The high part of the TLB entry.
537 */
538 #define MIPS_TLB_VIRT_PAGE_SHIFT 12
539
540 #define MIPS1_TLB_VIRT_PAGE_NUM 0xfffff000
541 #define MIPS1_TLB_PID 0x00000fc0
542 #define MIPS1_TLB_PID_SHIFT 6
543
544 #define MIPS3_TLB_VIRT_PAGE_NUM 0xffffe000
545 #define MIPS3_TLB_PID 0x000000ff
546 #define MIPS3_TLB_PID_SHIFT 0
547
548
549 /*
550 * r3000: shift count to put the index in the right spot.
551 * (zero on r4000?)
552 */
553 #define MIPS1_TLB_INDEX_SHIFT 8
554
555
556 /*
557 * The number of TLB entries and the first one that write random hits.
558 */
559 #define MIPS1_TLB_NUM_TLB_ENTRIES 64
560 #define MIPS1_TLB_FIRST_RAND_ENTRY 8
561
562 #define MIPS3_TLB_NUM_TLB_ENTRIES 48
563 #define MIPS_R4300_TLB_NUM_TLB_ENTRIES 32
564 #define MIPS3_TLB_WIRED_ENTRIES 8 /* XXX gross XXX */
565
566
567 /*
568 * The number of process id entries.
569 */
570 #define MIPS1_TLB_NUM_PIDS 64
571 #define MIPS3_TLB_NUM_PIDS 256
572
573 /*
574 * backwards compatibility with existing locore and compile-time
575 * mips1/mips3 binding.
576 *
577 * XXX INT_MASK and HARD_INT_MASK are here only because we dont
578 * support the mips3 on-chip timer which is tied to INT_5.
579 */
580
581 #if defined(MIPS3) && !defined(MIPS1)
582 #define MIPS_TLB_PID_SHIFT MIPS3_TLB_PID_SHIFT
583 #define MIPS_TLB_NUM_PIDS MIPS3_TLB_NUM_PIDS
584 #endif
585
586 #if !defined(MIPS3) && defined(MIPS1)
587 #define MIPS_TLB_PID_SHIFT MIPS1_TLB_PID_SHIFT
588 #define MIPS_TLB_NUM_PIDS MIPS1_TLB_NUM_PIDS
589 #endif
590
591
592 #if defined(MIPS1) && defined(MIPS3)
593 #define MIPS_TLB_PID_SHIFT \
594 ((CPUISMIPS3)? MIPS3_TLB_PID_SHIFT : MIPS1_TLB_PID_SHIFT)
595
596 #define MIPS_TLB_NUM_PIDS \
597 ((CPUISMIPS3)? MIPS3_TLB_NUM_PIDS : MIPS1_TLB_NUM_PIDS)
598
599 #endif
600
601 /*
602 * TLB probe return codes.
603 */
604 #define MIPS_TLB_NOT_FOUND 0
605 #define MIPS_TLB_FOUND 1
606 #define MIPS_TLB_FOUND_WITH_PATCH 2
607 #define MIPS_TLB_PROBE_ERROR 3
608
609 /*
610 * CPU processor revision ID
611 */
612 #define MIPS_R2000 0x01 /* MIPS R2000 CPU ISA I */
613 #define MIPS_R3000 0x02 /* MIPS R3000 CPU ISA I */
614 #define MIPS_R6000 0x03 /* MIPS R6000 CPU ISA II */
615 #define MIPS_R4000 0x04 /* MIPS R4000/4400 CPU ISA III */
616 #define MIPS_R3LSI 0x05 /* LSI Logic R3000 derivate ISA I */
617 #define MIPS_R6000A 0x06 /* MIPS R6000A CPU ISA II */
618 #define MIPS_R3IDT 0x07 /* IDT R3041 or RC36100 CPU ISA I */
619 #define MIPS_R10000 0x09 /* MIPS R10000/T5 CPU ISA IV */
620 #define MIPS_R4200 0x0a /* NEC VR4200 CPU ISA III */
621 #define MIPS_R4300 0x0b /* NEC VR4300 CPU ISA III */
622 #define MIPS_R4100 0x0c /* NEC VR4100 CPU ISA III */
623 #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
624 #define MIPS_R4600 0x20 /* QED R4600 Orion ISA III */
625 #define MIPS_R4700 0x21 /* QED R4700 Orion ISA III */
626 #define MIPS_R4650 0x22 /* !ID crash! QED R4650 CPU ISA III */
627 #define MIPS_TX3900 0x22 /* !ID crash! Toshiba R3000 CPU ISA I */
628 #define MIPS_R5000 0x23 /* MIPS R5000 CPU ISA IV */
629 #define MIPS_RC32364 0x26 /* IDT RC32364 CPU ISA II */
630 #define MIPS_RM5230 0x28 /* QED RM5230 CPU ISA IV */
631 #define MIPS_RC64470 0x30 /* IDT RC64474/RC64475 CPU ISA III */
632 #define MIPS_R3SONY 0x21 /* ? Sony R3000 based CPU ISA I */
633 #define MIPS_R3NKK 0x23 /* ? NKK R3000 based CPU ISA I */
634 #define MIPS_R5400 0x54 /* NEC VR5400 CPU ISA IV */
635
636 /*
637 * FPU processor revision ID
638 */
639 #define MIPS_SOFT 0x00 /* Software emulation ISA I */
640 #define MIPS_R2360 0x01 /* MIPS R2360 FPC ISA I */
641 #define MIPS_R2010 0x02 /* MIPS R2010 FPC ISA I */
642 #define MIPS_R3010 0x03 /* MIPS R3010 FPC ISA I */
643 #define MIPS_R6010 0x04 /* MIPS R6010 FPC ISA II */
644 #define MIPS_R4010 0x05 /* MIPS R4010 FPC ISA II */
645 #define MIPS_R31LSI 0x06 /* LSI Logic derivate ISA I */
646 #define MIPS_R10010 0x09 /* MIPS R10000/T5 FPU ISA IV */
647 #define MIPS_R4210 0x0a /* NEC VR4210 FPC ISA III */
648 #define MIPS_R4300 0x0b /* NEC VR4300 FPC ISA III */
649 #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
650 #define MIPS_R4600 0x20 /* QED R4600 Orion FPU ISA III */
651 #define MIPS_R5010 0x23 /* MIPS R5000 FPU ISA IV */
652 #define MIPS_RC32364 0x26 /* IDT RC32364 FPU ISA II */
653 #define MIPS_RM5230 0x28 /* QED RM5230 FPU ISA IV */
654 #define MIPS_R3SONY 0x21 /* ? Sony R3000 based FPU ISA I */
655 #define MIPS_R3TOSH 0x22 /* ? Toshiba R3000 based FPU ISA I */
656 #define MIPS_R3NKK 0x23 /* ? NKK R3000 based FPU ISA I */
657
658 #endif /* _MIPS_CPUREGS_H_ */
659