Home | History | Annotate | Line # | Download | only in include
mips3_pte.h revision 1.14
      1  1.14    simonb /*	$NetBSD: mips3_pte.h,v 1.14 2002/03/05 15:37:32 simonb Exp $	*/
      2   1.2   thorpej 
      3   1.1  jonathan /*
      4   1.1  jonathan  * Copyright (c) 1988 University of Utah.
      5   1.1  jonathan  * Copyright (c) 1992, 1993
      6   1.1  jonathan  *	The Regents of the University of California.  All rights reserved.
      7   1.1  jonathan  *
      8   1.1  jonathan  * This code is derived from software contributed to Berkeley by
      9   1.1  jonathan  * the Systems Programming Group of the University of Utah Computer
     10   1.1  jonathan  * Science Department and Ralph Campbell.
     11   1.1  jonathan  *
     12   1.1  jonathan  * Redistribution and use in source and binary forms, with or without
     13   1.1  jonathan  * modification, are permitted provided that the following conditions
     14   1.1  jonathan  * are met:
     15   1.1  jonathan  * 1. Redistributions of source code must retain the above copyright
     16   1.1  jonathan  *    notice, this list of conditions and the following disclaimer.
     17   1.1  jonathan  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.1  jonathan  *    notice, this list of conditions and the following disclaimer in the
     19   1.1  jonathan  *    documentation and/or other materials provided with the distribution.
     20   1.1  jonathan  * 3. All advertising materials mentioning features or use of this software
     21   1.1  jonathan  *    must display the following acknowledgement:
     22   1.1  jonathan  *	This product includes software developed by the University of
     23   1.1  jonathan  *	California, Berkeley and its contributors.
     24   1.1  jonathan  * 4. Neither the name of the University nor the names of its contributors
     25   1.1  jonathan  *    may be used to endorse or promote products derived from this software
     26   1.1  jonathan  *    without specific prior written permission.
     27   1.1  jonathan  *
     28   1.1  jonathan  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29   1.1  jonathan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30   1.1  jonathan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31   1.1  jonathan  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32   1.1  jonathan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33   1.1  jonathan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34   1.1  jonathan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35   1.1  jonathan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36   1.1  jonathan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37   1.1  jonathan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38   1.1  jonathan  * SUCH DAMAGE.
     39   1.1  jonathan  *
     40   1.1  jonathan  * from: Utah Hdr: pte.h 1.11 89/09/03
     41   1.1  jonathan  *
     42   1.1  jonathan  *	from: @(#)pte.h	8.1 (Berkeley) 6/10/93
     43   1.1  jonathan  */
     44   1.1  jonathan 
     45   1.1  jonathan /*
     46   1.1  jonathan  * R4000 hardware page table entry
     47   1.1  jonathan  */
     48   1.1  jonathan 
     49   1.3  jonathan #ifndef _LOCORE
     50   1.7  jonathan struct mips3_pte {
     51   1.1  jonathan #if BYTE_ORDER == BIG_ENDIAN
     52   1.1  jonathan unsigned int	pg_prot:2,		/* SW: access control */
     53   1.1  jonathan 		pg_pfnum:24,		/* HW: core page frame number or 0 */
     54   1.1  jonathan 		pg_attr:3,		/* HW: cache attribute */
     55   1.9  nisimura 		pg_m:1,			/* HW: dirty bit */
     56   1.1  jonathan 		pg_v:1,			/* HW: valid bit */
     57   1.9  nisimura 		pg_g:1;			/* HW: ignore asid bit */
     58   1.1  jonathan #endif
     59   1.1  jonathan #if BYTE_ORDER == LITTLE_ENDIAN
     60   1.9  nisimura unsigned int 	pg_g:1,			/* HW: ignore asid bit */
     61   1.1  jonathan 		pg_v:1,			/* HW: valid bit */
     62   1.9  nisimura 		pg_m:1,			/* HW: dirty bit */
     63   1.9  nisimura 		pg_attr:3,		/* HW: cache attribute */
     64   1.1  jonathan 		pg_pfnum:24,		/* HW: core page frame number or 0 */
     65   1.1  jonathan 		pg_prot:2;		/* SW: access control */
     66   1.1  jonathan #endif
     67   1.1  jonathan };
     68   1.1  jonathan 
     69   1.1  jonathan /*
     70   1.1  jonathan  * Structure defining an tlb entry data set.
     71   1.1  jonathan  */
     72   1.1  jonathan 
     73   1.1  jonathan struct tlb {
     74   1.1  jonathan 	int	tlb_mask;
     75  1.14    simonb 	int	tlb_hi;		/* XXX should be 64 bits */
     76  1.14    simonb 	int	tlb_lo0;	/* XXX maybe 64 bits (only 32 really used) */
     77  1.14    simonb 	int	tlb_lo1;	/* XXX maybe 64 bits (only 32 really used) */
     78   1.1  jonathan };
     79   1.3  jonathan #endif /* _LOCORE */
     80   1.1  jonathan 
     81   1.7  jonathan #define MIPS3_PG_WIRED	0x80000000	/* SW */
     82   1.7  jonathan #define MIPS3_PG_RO	0x40000000	/* SW */
     83   1.1  jonathan 
     84   1.7  jonathan #define	MIPS3_PG_SVPN	0xfffff000	/* Software page no mask */
     85   1.7  jonathan #define	MIPS3_PG_HVPN	0xffffe000	/* Hardware page no mask */
     86   1.7  jonathan #define	MIPS3_PG_ODDPG	0x00001000	/* Odd even pte entry */
     87   1.7  jonathan #define	MIPS3_PG_ASID	0x000000ff	/* Address space ID */
     88   1.7  jonathan #define	MIPS3_PG_G	0x00000001	/* Global; ignore ASID if in lo0 & lo1 */
     89   1.7  jonathan #define	MIPS3_PG_V	0x00000002	/* Valid */
     90   1.7  jonathan #define	MIPS3_PG_NV	0x00000000
     91   1.9  nisimura #define	MIPS3_PG_D	0x00000004	/* Dirty */
     92   1.7  jonathan #define	MIPS3_PG_ATTR	0x0000003f
     93  1.14    simonb 
     94  1.14    simonb #define	MIPS3_CCA_TO_PG(cca)	((cca) << 3)
     95  1.14    simonb 
     96  1.14    simonb #define	MIPS3_PG_UNCACHED	MIPS3_CCA_TO_PG(2)
     97  1.10      shin #ifdef HPCMIPS_L1CACHE_DISABLE		/* MIPS3_L1CACHE_DISABLE */
     98  1.14    simonb #define	MIPS3_PG_CACHED		MIPS3_PG_UNCACHED	/* XXX: brain damaged!!! */
     99  1.10      shin #else /* HPCMIPS_L1CACHE_DISABLE */
    100  1.14    simonb #define	MIPS3_PG_CACHED		mips3_pg_cached
    101  1.14    simonb #define	MIPS3_DEFAULT_PG_CACHED	MIPS3_CCA_TO_PG(3)
    102  1.10      shin #endif /* ! HPCMIPS_L1CACHE_DISABLE */
    103  1.14    simonb #define	MIPS3_PG_CACHEMODE	MIPS3_CCA_TO_PG(7)
    104  1.14    simonb 
    105   1.7  jonathan /* Write protected */
    106   1.7  jonathan #define	MIPS3_PG_ROPAGE	(MIPS3_PG_V | MIPS3_PG_RO | MIPS3_PG_CACHED)
    107   1.7  jonathan 
    108   1.7  jonathan /* Not wr-prot not clean */
    109   1.9  nisimura #define	MIPS3_PG_RWPAGE	(MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_CACHED)
    110   1.7  jonathan 
    111   1.7  jonathan /* Not wr-prot but clean */
    112   1.7  jonathan #define	MIPS3_PG_CWPAGE	(MIPS3_PG_V | MIPS3_PG_CACHED)
    113  1.14    simonb #define	MIPS3_PG_IOPAGE(cca) \
    114  1.14    simonb 	(MIPS3_PG_G | MIPS3_PG_V | MIPS3_PG_D | MIPS3_CCA_TO_PG(cca))
    115   1.7  jonathan #define	MIPS3_PG_FRAME	0x3fffffc0
    116  1.10      shin #ifdef MIPS3_4100			/* VR4100 core */
    117  1.10      shin #define MIPS3_PG_SHIFT	4
    118  1.10      shin #else
    119   1.7  jonathan #define MIPS3_PG_SHIFT	6
    120  1.10      shin #endif
    121   1.4  jonathan 
    122   1.4  jonathan /* pte accessor macros */
    123   1.4  jonathan 
    124   1.8  jonathan #define mips3_pfn_is_ext(x) ((x) & 0x3c000000)
    125  1.13      soda #define mips3_paddr_to_tlbpfn(x) \
    126  1.13      soda     (((paddr_t)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
    127  1.13      soda #define mips3_tlbpfn_to_paddr(x) \
    128  1.13      soda     ((paddr_t)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
    129  1.12      soda #define mips3_vad_to_vpn(x) ((vaddr_t)(x) & MIPS3_PG_SVPN)
    130   1.7  jonathan #define mips3_vpn_to_vad(x) ((x) & MIPS3_PG_SVPN)
    131   1.4  jonathan 
    132  1.13      soda #define MIPS3_PTE_TO_PADDR(pte) (mips3_tlbpfn_to_paddr(pte))
    133   1.7  jonathan #define MIPS3_PAGE_IS_RDONLY(pte,va) \
    134   1.5  jonathan     (pmap_is_page_ro(pmap_kernel(), mips_trunc_page(va), (pte)))
    135   1.5  jonathan 
    136   1.4  jonathan 
    137   1.7  jonathan #define	MIPS3_PG_SIZE_4K	0x00000000
    138   1.7  jonathan #define	MIPS3_PG_SIZE_16K	0x00006000
    139   1.7  jonathan #define	MIPS3_PG_SIZE_64K	0x0001e000
    140   1.7  jonathan #define	MIPS3_PG_SIZE_256K	0x0007e000
    141   1.7  jonathan #define	MIPS3_PG_SIZE_1M	0x001fe000
    142   1.7  jonathan #define	MIPS3_PG_SIZE_4M	0x007fe000
    143   1.7  jonathan #define	MIPS3_PG_SIZE_16M	0x01ffe000
    144